MVME162
Embedded Controller
Installation Guide
(MVME162IG/D2)
Notice

While reasonable efforts have been made to assure the accuracy of this document, Motorola, Inc. assumes no liability resulting from any omissions in this document, or from the use of the information obtained therein. Motorola reserves the right to revise this document and to make changes from time to time in the content hereof without obligation of Motorola to notify any person of such revision or changes.

No part of this material may be reproduced or copied in any tangible medium, or stored in a retrieval system, or transmitted in any form, or by any means, radio, electronic, mechanical, photocopying, recording or facsimile, or otherwise, without the prior written permission of Motorola, Inc.

It is possible that this publication may contain reference to, or information about Motorola products (machines and programs), programming, or services that are not announced in your country. Such references or information must not be construed to mean that Motorola intends to announce such Motorola products, programming, or services in your country.

Restricted Rights Legend

If the documentation contained herein is supplied, directly or indirectly, to the U.S. Government, the following notice shall apply unless otherwise agreed to in writing by Motorola, Inc.

Use, duplication, or disclosure by the Government is subject to restrictions as set forth in subparagraph (c)(1)(ii) of the Rights in Technical Data and Computer Software clause at DFARS 252.227-7013.

Motorola, Inc.
Computer Group
2900 South Diablo Way
Tempe, Arizona 85282
Preface

This manual provides a general board level hardware description, hardware preparation and installation instructions, debugger general information, and using the debugger in the MVME162 Embedded Controller. The information contained in this manual applies to the following MVME162 models:

- MVME162-001
- MVME162-010
- MVME162-020
- MVME162-030
- MVME162-040
- MVME162-002
- MVME162-011
- MVME162-021
- MVME162-031
- MVME162-041
- MVME162-003
- MVME162-012
- MVME162-022
- MVME162-032
- MVME162-042
- MVME162-013
- MVME162-023
- MVME162-033
- MVME162-043
- MVME162-014
- MVME162-026

This manual is intended for anyone who wants to provide OEM systems, supply additional capability to an existing compatible system, or work in a lab environment for experimental purposes.

A basic knowledge of computers and digital logic is assumed.

After using this manual, you may wish to become familiar with the publications listed in the Related Documentation section in Chapter 1 of this manual. This installation guide is based on these other documents.
The computer programs stored in the Read Only Memory of this device contain material copyrighted by Motorola Inc., first published 1990, and may be used only under a license such as the License for Computer Programs (Article 14) contained in Motorola’s Terms and Conditions of Sale, Rev. 1/79.

**WARNING**

This equipment generates, uses, and can radiate radio frequency energy and if not installed and used in accordance with the documentation for this product, may cause interference to radio communications. It has been tested and found to comply with the limits for a Class A Computing Device pursuant to Subpart J of Part 15 of FCC rules, which are designed to provide reasonable protection against such interference when operated in a commercial environment. Operation of this equipment in a residential area is likely to cause interference in which case the user, at the user's own expense, will be required to take whatever measures necessary to correct the interference.

Motorola and the Motorola symbol are registered trademarks of Motorola, Inc.
Delta Series, MC68040, MC68LC040, VMExec, VMEmodule, and VMSystem are trademarks of Motorola, Inc.
IndustryPack and IP are trademarks of GreenSpring Computers, Inc.
Timekeeper and Zeropower are trademarks of Thompson Components.
All other products mentioned in this document are trademarks or registered trademarks of their respective holders.

©Copyright Motorola 1993, 1994
All Rights Reserved
Printed in the United States of America
August 1994
Safety Depends On You

The following general safety precautions must be observed during all phases of operation, service, and repair of this equipment. Failure to comply with these precautions or with specific warnings elsewhere in this manual violates safety standards of design, manufacture, and intended use of the equipment. Motorola, Inc. assumes no liability for the customer’s failure to comply with these requirements.

The safety precautions listed below represent warnings of certain dangers of which Motorola is aware. You, as the user of the product, should follow these warnings and all other safety precautions necessary for the safe operation of the equipment in your operating environment.

Ground the Instrument.
To minimize shock hazard, the equipment chassis and enclosure must be connected to an electrical ground. The equipment is supplied with a three-conductor AC power cable. The power cable must either be plugged into an approved three-contact electrical outlet or used with a three-contact to two-contact adapter, with the grounding wire (green) firmly connected to an electrical ground (safety ground) at the power outlet. The power jack and mating plug of the power cable meet International Electrotechnical Commission (IEC) safety standards.

Do Not Operate in an Explosive Atmosphere.
Do not operate the equipment in the presence of flammable gases or fumes. Operation of any electrical equipment in such an environment constitutes a definite safety hazard.

Keep Away From Live Circuits.
Operating personnel must not remove equipment covers. Only Factory Authorized Service Personnel or other qualified maintenance personnel may remove equipment covers for internal subassembly or component replacement or any internal adjustment. Do not replace components with power cable connected. Under certain conditions, dangerous voltages may exist even with the power cable removed. To avoid injuries, always disconnect power and discharge circuits before touching them.

Do Not Service or Adjust Alone.
Do not attempt internal service or adjustment unless another person, capable of rendering first aid and resuscitation, is present.

Use Caution When Exposing or Handling the CRT.
Breakage of the Cathode-Ray Tube (CRT) causes a high-velocity scattering of glass fragments (implosion). To prevent CRT implosion, avoid rough handling or jarring of the equipment. Handling of the CRT should be done only by qualified maintenance personnel using approved safety mask and gloves.

Do Not Substitute Parts or Modify Equipment.
Because of the danger of introducing additional hazards, do not install substitute parts or perform any unauthorized modification of the equipment. Contact your local Motorola representative for service and repair to ensure that safety features are maintained.

Dangerous Procedure Warnings.
Warnings, such as the example below, precede potentially dangerous procedures throughout this manual. Instructions contained in the warnings must be followed. You should also employ all other safety precautions which you deem necessary for the operation of the equipment in your operating environment.

WARNING
Introduction

This chapter describes the board level hardware features of the MVME162 Embedded Controller. The chapter is organized with a board level overview and features list in this introduction, followed by a more detailed hardware functional description. Front panel switches and indicators are included in the detailed hardware functional description. The chapter closes with some general memory maps.

All programmable registers in the MVME162 that reside in ASICs are covered in the MVME162 Embedded Controller Programmer’s Reference Guide.

Overview

The MVME162 is based on the MC68040 or MC68LC040 microprocessor. Various versions of the MVME162 have 1 MB, 4 MB, or 8 MB of parity-protected DRAM, 8 KB of SRAM (with battery backup), time of day clock (with battery backup), Ethernet transceiver interface, two serial ports with EIA-232-D or EIA-530 interface, six tick timers, watchdog timer, a PROM socket, 1 MB Flash memory (one or four Flash devices), four IndustryPack (IP) interfaces, SCSI bus interface with DMA, VMEbus controller, and 512 KB of SRAM with battery backup.

The I/O on the MVME162 is connected to the VMEbus P2 connector. The main board is connected through a P2 transition board and cables to the transition boards. The MVME162 supports the transition boards MVME712-12, MVME712-13, MVME712M, MVME712A, MVME712AM, and MVME712B (referred to in this manual as MVME712X, unless separately specified). The MVME712X transition boards provide configuration headers and provide industry standard connectors for the I/O devices.

The I/O connection for the serial ports on the MVME162 is also provided by two DB-25 front panel I/O connectors. The MVME712 series transition boards were designed to support the MVME167 boards, but can be used on the MVME162 by following some special precautions. (Refer to the section on the Serial Communications Interface, later in this chapter, for more information.) These transition boards provide configuration headers, serial port drivers and industry standard connectors for the I/O devices.
The VMEbus interface is provided by an ASIC called the VMEchip2. The VMEchip2 includes two tick timers, a watchdog timer, programmable map decoders for the master and slave interfaces, and a VMEbus to/from local bus DMA controller, a VMEbus to/from local bus non-DMA programmed access interface, a VMEbus interrupter, a VMEbus system controller, a VMEbus interrupt handler, and a VMEbus requester.

Processor-to-VMEbus transfers can be D8, D16, or D32. VMEchip2 DMA transfers to the VMEbus, however, can be D16, D32, D16/BLT, D32/BLT, or D64/MBLT.

The MCchip ASIC provides four tick timers, the interface to the LAN chip, SCSI chip, serial port chip, BBRAM, and the programmable interface for the parity-protected DRAM and/or SRAM mezzanine board.

The IndustryPack Interface Controller (IPIC) ASIC provides control and status information for up to four single size IndustryPacks (IPs) or up to two double size IPs that can be plugged into the MVME162 main module.

**Related Documentation**

The MVME162 does not ship with all of the documentation that is available for the product. The MVME162 instead ships with a start-up installation guide (the document you are presently reading) that includes all the information necessary to begin working with these products: installation instructions, jumper configuration information, memory maps, debugger/monitor commands, and any other information needed for start-up of the board. The installation guide is MVME162IG/D for the MVME162.

The following publications are applicable to the MVME162 and may provide additional helpful information. They may be purchased by contacting your local Motorola sales office. Non-Motorola documents may be purchased from the sources listed.

<table>
<thead>
<tr>
<th>Document Title</th>
<th>Motorola Publication Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>MVME162 Embedded Controller User's Manual</td>
<td>MVME162</td>
</tr>
<tr>
<td>MVME162 Embedded Controller Support Information</td>
<td>SIMVME162</td>
</tr>
<tr>
<td>MVME162Bug Debugging Package User's Manual</td>
<td>MVME162BUG</td>
</tr>
<tr>
<td>Debugging Package for Motorola 68K CISC CPUs User's Manual</td>
<td>68KBUG</td>
</tr>
</tbody>
</table>
The SIMVME162 manual contains the connector interconnect signal information, parts lists, and schematics for the MVME162.

Although not shown in the above list, each Motorola Computer Group manual publication number is suffixed with characters which represent the revision level of the document, such as "/D2" (the second revision of a manual); a supplement bears the same number as a manual but has a suffix such as "/D2A1" (the first supplement to the second edition of the manual).

These manuals may also be ordered in documentation sets as follows:

**68-MVME162SET** for use with the MVME162.

MVME162/D
MVME162BUG/D
68KBUG/D
SBCSCSI/D
MVME162PG/D
SIMVME162/D

To further assist your development effort, Motorola has collected user's manuals for each of the peripheral controllers used on the MVME162 and other boards from the suppliers. This bundle includes manuals and data sheets, including the following:

<table>
<thead>
<tr>
<th>Document Title</th>
<th>Motorola Publication Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>Single Board Computers SCSI Software User's Manual</td>
<td>SBCSCSI</td>
</tr>
<tr>
<td>MVME162 Embedded Controller Programmer’s Reference Guide</td>
<td>MVME162PG</td>
</tr>
<tr>
<td>MVME712M Transition Module and P2 Adapter Board User’s Manual</td>
<td>MVME712M</td>
</tr>
<tr>
<td>MVME712-12, MVME712-13, MVME712A, MVME712AM, and MVME712B Transition Modules and LCP2 Adapter Board User’s Manual</td>
<td>MVME712A</td>
</tr>
<tr>
<td>M68040 Microprocessors User’s Manual</td>
<td>M68040UM</td>
</tr>
</tbody>
</table>
68-1X7DS for use with the MVME162 and 167.

NCR 53C710 SCSI Controller Data Manual and Programmer’s Guide
Intel i82596 Ethernet Controller User’s Manual
Cirrus Logic CD2401 Serial Controller User’s Manual
SGS-Thompson MK48T08 NVRAM/TOD Clock Data Sheet

The following publications are also available from the sources indicated.

Versatile Backplane Bus: VMEbus, ANSI/IEEE Std 1014-1987, The Institute of Electrical and Electronics Engineers, Inc., 345 East 47th Street, New York, NY 10017 (VMEbus Specification). This is also available as Microprocessor system bus for 1 to 4 byte data, IEC 821 BUS, Bureau Central de la Commission Electrotechnique Internationale; 3, rue de Varembé, Geneva, Switzerland.

ANSI Small Computer System Interface-2 (SCSI-2), Draft Document X3.131-198X, Revision 10c; Global Engineering Documents, P.O. Box 19539, Irvine, CA 92714.

IndustryPack Logic Interface Specification, Revision 1.0; GreenSpring Computers, Inc., 1204 O’Brien Drive, Menlo Park, CA 94025.

Z85230 Serial Communications Controller data sheet; Zilog, Inc., 210 Hacienda Ave., Campbell, California 95008-6609.

82596CA Local Area Network Coprocessor Data Sheet, order number 290218; and 82596 User’s Manual, order number 296853; Intel Corporation, Literature Sales, P.O. Box 58130, Santa Clara, CA 95052-8130.

NCR 53C710 SCSI I/O Processor Data Manual, order number NCR53C710DM; and NCR 53C710 SCSI I/O Processor Programmer’s Guide, order number NCR53C710PG; NCR Corporation, Microelectronics Products Division, Colorado Springs, CO.

MK48T08(B) Timekeeper™ and 8Kx8 Zeropower™ RAM data sheet in Static RAMs Databook, order number DBSRAM71; SGS-THOMPSON Microelectronics Group; North & South American Marketing Headquarters, 1000 East Bell Road, Phoenix, AZ 85022-2699.

28F008SA Flash Memory Data Sheet, order number 2904351; Intel Literature Sales, P.O. Box 7641, Mt. Prospect, IL 60056-7641.

i28F020 Flash Memory Data Sheet, order number 290245; Intel Literature Sales, P.O. Box 7641, Mt. Prospect, IL 60056-7641.
Requirements

These boards are designed to conform to the requirements of the following documents:

- VMEbus Specification (IEEE 1014-87)
- EIA-232-D Serial Interface Specification, EIA
- SCSI Specification, ANSI
- IndustryPack Specification, GreenSpring

Features

- 25MHz 32-bit MC68040 or MC68LC040 Microprocessor
- 1 MB, 4 MB, or 8 MB of shared DRAM with parity protection
- 512 KB of SRAM with battery backup
- One JEDEC standard 32-pin PLCC EPROM socket (EPROMs may be shipped separately from the MVME162)
- One Intel 28F008SA 1M x 8 Flash memory device or four Intel 28F020 256K x 8 Flash memory devices (1 MB Flash memory total)
- 8K by 8 Non-Volatile RAM and time of day clock with battery backup
- Four 32-bit Tick Timers (in the MCchip ASIC) for periodic interrupts
- Two 32-bit Tick Timers (in the VMEchip2 ASIC) for periodic interrupts
- Watchdog timer
- Eight software interrupts (for MVME162 versions that have the VMEchip2)

I/O

- Two serial ports (one EIA-232-D DCE; one EIA-232-D or EIA-530 DCE/DTE)
- Serial port controller (Zilog Z85230)
- Optional Small Computer Systems Interface (SCSI) bus interface with 32-bit local bus burst Direct Memory Access (DMA) (NCR 53C710 controller)
- Optional LAN Ethernet transceiver interface with 32-bit local bus DMA (Intel 82596CA controller)
- Four MVIP IndustryPack interfaces

VMEbus interface

- VMEbus system controller functions
Board Level Hardware Description

- VMEbus interface to local bus (A24/A32, D8/D16/D32 (D8/D16/D32/D64 BLT) (BLT = Block Transfer)
- Local bus to VMEbus interface (A16/A24/A32, D8/D16/D32)
- VMEbus interrupter
- VMEbus interrupt handler
- Global CSR for interprocessor communications
- DMA for fast local memory - VMEbus transfers (A16/A24/A32, D16/D32 (D16/D32/D64 BLT)

Switches and Light-Emitting Diodes (LEDs)
- Two pushbutton switches (ABORT and RESET)
- Eight LEDs (FAIL, STAT, RUN, SCON, LAN, FUSE, SCSI, and VME)

Specifications

General specifications for the MVME162 are listed in Table 1-1.

Table 1-1. MVME162 Specifications

<table>
<thead>
<tr>
<th>Characteristics</th>
<th>Specifications</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power requirements</td>
<td></td>
</tr>
<tr>
<td>(with PROM; without IPs)</td>
<td>+5V (± 5%), 3.5 A typical, 4.5 A max.</td>
</tr>
<tr>
<td></td>
<td>+12 Vdc (± 5%), 100 mA (max.)</td>
</tr>
<tr>
<td></td>
<td>-12 Vdc (± 5%), 100 mA (max.)</td>
</tr>
<tr>
<td>Operating temperature</td>
<td>0° to 70° C exit air with forced air cooling (see NOTE)</td>
</tr>
<tr>
<td>Storage temperature</td>
<td>-40° to +85° C</td>
</tr>
<tr>
<td>Relative humidity</td>
<td>5% to 90% (noncondensing)</td>
</tr>
<tr>
<td>Physical dimensions</td>
<td>Double-high VMEboard</td>
</tr>
<tr>
<td>PC board with mezzanine module only</td>
<td></td>
</tr>
<tr>
<td>Height</td>
<td>9.187 inches (233.35 mm)</td>
</tr>
<tr>
<td>Depth</td>
<td>6.299 inches (160.00 mm)</td>
</tr>
<tr>
<td>Thickness</td>
<td>0.662 inch (16.77 mm)</td>
</tr>
<tr>
<td>PC board with connectors and front panel</td>
<td></td>
</tr>
<tr>
<td>Height</td>
<td>10.309 inches (261.85 mm)</td>
</tr>
<tr>
<td>Depth</td>
<td>7.4 inches (188 mm)</td>
</tr>
<tr>
<td>Thickness</td>
<td>0.80 inch (20.32 mm)</td>
</tr>
</tbody>
</table>

NOTE: Refer to the following section on “Special Considerations for Elevated Temperature Operation,” and to “Cooling Requirements” in the MVME162 Embedded Controller User’s Manual.
Special Considerations for Elevated Temperature Operation

The following information is for the user who has an application for the MVME162 which will subject it to high temperature.

The MVME162 uses commercial grade devices. Therefore, it can operate in an environment with ambient air temperature from 0°C to 70°C. There are many factors that affect the ambient temperature seen by components on the MVME162: inlet air temperature; air flow characteristics; number, types, and locations of IndustryPack (IP) modules; power dissipation of adjacent boards in the system; etc.

A temperature profile was performed for the MVME162-23 in an MVME945 12-slot VME chassis. This board was loaded with one GreenSpring IP-Dual P/T module (position a) and three GreenSpring IP-488 modules (positions b, c, and d). One twenty-five watt load board was installed adjacent to each side of the board under test. The exit air velocity was approximately 200 LFM between the MVME162 and the IP-Dual P/T module. Under these circumstances, a 10°C rise between the inlet and exit air was observed. At 70°C exit air temperature (60°C inlet air), the junction temperatures of devices on the MVME162 were calculated (from the measured case temperatures) and do not exceed 100°C.

Caution
For elevated temperature operation, the user must perform similar measurements and calculations to determine what operating margin exists for any specific environment.

The following are some steps that the user can take to help make elevated temperature operation possible:

1. Position the MVME162 board in the chassis for maximum airflow over the component side of the board.
2. Avoid placing boards with high power dissipation adjacent to the MVME162.
3. Use low power IP modules only. The preferred locations for IP modules are position a (J2 and J3) and position d (J18 and J19).
Manual Terminology

Throughout this manual, a convention is used which precedes data and address parameters by a character identifying the numeric format as follows:

- $ dollar specifies a hexadecimal character
- % percent specifies a binary number
- & ampersand specifies a decimal number

For example, "12" is the decimal number twelve, and "$12" is the decimal number eighteen.

Unless otherwise specified, all address references are in hexadecimal.

An asterisk (*) following the signal name for signals which are level significant denotes that the signal is true or valid when the signal is low.

An asterisk (*) following the signal name for signals which are edge significant denotes that the actions initiated by that signal occur on high to low transition.

In this manual, assertion and negation are used to specify forcing a signal to a particular state. In particular, assertion and assert refer to a signal that is active or true; negation and negate indicate a signal that is inactive or false. These terms are used independently of the voltage level (high or low) that they represent.

Data and address sizes are defined as follows:

- A byte is eight bits, numbered 0 through 7, with bit 0 being the least significant.
- A two-byte is 16 bits, numbered 0 through 15, with bit 0 being the least significant. For the MVME162 and other CISC modules, this is called a word.
- A four-byte is 32 bits, numbered 0 through 31, with bit 0 being the least significant. For the MVME162 and other CISC modules, this is called a longword.

The terms control bit and status bit are used extensively in this document. The term control bit is used to describe a bit in a register that can be set and cleared under software control. The term true is used to indicate that a bit is in the state that enables the function it controls. The term false is used to indicate that the bit is in the state that disables the function it controls. In all tables, the terms 0 and 1 are used to describe the actual value that should be written to the bit, or the value that it yields when read. The term status bit is used to describe a bit in a register that reflects a specific condition. The status bit can be read by software to determine operational or exception conditions.
Figure 1-1 is a general block diagram of the MVME162.

Figure 1-1. MVME162 Block Diagram
Functional Description

This section contains a functional description of the major blocks on the MVME162 Embedded Controller.

Front Panel Switches and Indicators

There are switches and LEDs on the front panel of the MVME162. The switches are RESET and ABORT. The RESET switch resets all onboard devices and drives SYSRESET* if the board is system controller. The RESET switch may be disabled by software.

When enabled by software, the ABORT switch generates an interrupt at a user-programmable level. It is normally used to abort program execution and return to the debugger.

There are eight LEDs on the MVME162 front panel: FAIL, STAT, RUN, SCON, LAN, FUSE (LAN power), SCSI, and VME.

The red FAIL LED (part of DS1) lights when the BRDFAIL signal line is active.

The MC68040 status lines are decoded, on the MVME162, to drive the yellow STAT (status) LED (part of DS1). In this case, a halt condition from the processor lights the LED.

The green RUN LED (part of DS2) lights when the local bus TIP* signal line is low. This indicates one of the local bus masters is executing a local bus cycle.

The green SCON LED (part of DS2) lights when the VMEchip2 is the VMEbus system controller.

The green LAN LED (part of DS3) lights when the LAN chip is local bus master.

The MVME162 supplies +12Vdc power to the Ethernet transceiver interface through a fuse. The green FUSE (LAN power) LED (part of DS3) lights when power is available to the transceiver interface.

The green SCSI LED (part of DS4) lights when the SCSI chip is local bus master.

The green VME LED (part of DS4) lights when the board is using the VMEbus (VMEbus AS* is asserted by the VMEchip2) or when the board is accessed by the VMEbus (VMEchip2 is the local bus master).
Data Bus Structure

The local data bus on the MVME162 is a 32-bit synchronous bus that is based on the MC68040 bus, and which supports burst transfers and snooping. The various local bus master and slave devices use the local bus to communicate. The local bus is arbitrated by priority type arbiter and the priority of the local bus masters from highest to lowest is: 82596CA LAN, 53C710 SCSI, VMEbus, and MPU. Generally speaking, any master can access any slave; however, not all combinations pass the common sense test. Refer to the MVME162 Embedded Controller Programmer’s Reference Guide and to the user’s guide for each device to determine its port size, data bus connection, and any restrictions that apply when accessing the device.

MC68040 or MC68LC040 MPU

The MC68040 or MC68LC040 processor is used on the MVME162. The MC68040 has on-chip instruction and data caches and a floating point processor. The major difference between the two processors is that the MC68040 has a floating point coprocessor. Refer to the M68040 Microprocessor User’s Manual for more information.

MC68xx040 Cache

The MVME162 local bus masters (VMEchip2, MC68xx040, 53C710 SCSI controller, and 82596CA Ethernet controller) have programmable control of the snoop/caching mode. The MVME162 local bus slaves which support MC68xx040 bus snooping are defined in the Local Bus Memory Map table later in this chapter.

No-VMEbus-Interface Option

The MVME162 can be operated as an embedded controller without the VMEbus interface. To support this feature, certain logic in the VMEchip2 has been duplicated in the MCchip. This logic is inhibited in the MCchip if the VMEchip2 is present. The enables for these functions are controlled by software and MCchip hardware initialization.

Contact your local Motorola sales office for ordering information.
Memory Options

The following memory options are used on the different versions of MVME162 boards.

DRAM Options

The MVME162 implementation includes a 1 MB, 4 MB, or 8 MB DRAM option. The DRAM architecture is non-interleaved for 1 MB and 8 MB; while the 4 MB architecture is interleaved. Parity protection can be enabled with interrupts or bus exception when a parity error is detected. DRAM performance is specified in the section on the DRAM Memory Controller in the MCchip Programming Model in the MVME162 Embedded Controller Programmer’s Reference Guide.

SRAM Options

The MVME162 implementation includes a 512 KB SRAM option. SRAM architecture is single non-interleaved. SRAM performance is specified in the section on the SRAM Memory Controller in the MCchip Programming Model in the MVME162 Embedded Controller Programmer’s Reference Guide. A battery supplies VCC to the SRAMs when main power is removed. The worst case elapsed time for battery protection is 200 days.

The SRAM arrays are not parity protected.

The MVME162 SRAM battery backup function is provided by a Dallas DS1210S. The DS1210S supports primary and secondary power sources. When the main board power fails, the DS1210S selects the source with the highest voltage. If one source should fail, the DS1210S switches to the redundant source. Each time the board is powered, the DS1210S checks power sources and if the voltage of the backup sources is less than two volts, the second memory cycle is blocked. This allows software to provide an early warning to avoid data loss. Because the DS1210S may block the second access, the software should do at least two accesses before relying on the data.

The MVME162 provides jumpers (on J20) that allow either power source of the DS1210S to be connected to the VMEbus +5 V STDBY pin or to one cell of the onboard battery. For example, the primary system backup source may be a battery connected to the VMEbus +5 V STDBY pin and the secondary source may be the onboard battery. If the system source should fail or the board is removed from the chassis, the onboard battery takes over. Refer to Chapter 2 for the jumper configurations.
Caution

For proper operation of the SRAM, some jumper combination must be installed on the Backup Power Source Select Header (J20). If one of the jumpers is used to select the battery, the battery must be installed on the MVME162. The SRAM may malfunction if inputs to the DS1210S are left unconnected.

The SRAM is controlled by the MCchip, and the access time is programmable. Refer to the MCchip description in the MVME162 Embedded Controller Programmer’s Reference Guide for more detail.

About the Battery

The power source for the onboard SRAM is a RAYOVAC FB1225 battery with two BR1225 type lithium cells which is socketed for easy removal and replacement. A small capacitor is provided to allow the battery to be quickly replaced without data loss.

The lifetime of the battery is very dependent on the ambient temperature of the board and the power-on duty cycle. The lithium battery supplied on the MVME162 should provide at least two years of backup time with the board powered off and with an ambient temperature of 40° C. If the power-on duty cycle is 50% (the board is powered on half of the time), the battery lifetime is four years. At lower ambient temperatures the backup time is greatly extended and may approach the shelf life of the battery.

When a board is stored, the battery should be disconnected to prolong battery life. This is especially important at high ambient temperatures. The MVME162 is shipped with the batteries disconnected (i.e., with VMEbus +5V standby voltage selected as both primary and secondary power source). If you intend to use the battery as a power source, whether primary or secondary, it is necessary to reconfigure the jumpers on J20 before installing the module. Refer to SRAM Backup Power Source Select Header J20 in Chapter 2 for available jumper configurations.

The power leads from the battery are exposed on the solder side of the board, therefore the board should not be placed on a conductive surface or stored in a conductive bag unless the battery is removed.
Lithium batteries incorporate inflammable materials such as lithium and organic solvents. If lithium batteries are mistreated or handled incorrectly, they may burst open and ignite, possible resulting in injury and/or fire. When dealing with lithium batteries, carefully follow the precautions listed below in order to prevent accidents.

- Do not short circuit.
- Do not disassemble, deform, or apply excessive pressure.
- Do not heat or incinerate.
- Do not apply solder directly.
- Do not use different models, or new and old batteries together.
- Do not charge.
- Always check proper polarity.

To remove the battery from the module, carefully pull the battery from the socket.

Before installing a new battery, ensure that the battery pins are clean. Note the battery polarity and press the battery into the socket. When the battery is in the socket, no soldering is required.

**EPROM and Flash**

The MVME162 implementation includes 1 MB of Flash memory (an 8-Mbit Flash device organized as a 1M X 8, or four 2-Mbit Flash devices organized as 256Kbit x 8). For information on programming Flash, refer to the Intel documents listed in Related Documentation in this chapter. The EPROM location is a standard JEDEC 32-pin PLCC capable of 4 Mbit densities organized as a 512 KB X 8 device. Depending on a jumper setting (GPIO3, pins 9-10 on J22), the MC68xx040 reset code can be fetched from either the Flash (GPIO3 installed) or EPROM (GPIO3 removed).

**Battery Backed Up RAM and Clock**

The MK48T08 RAM and clock chip is used on the MVME162. This chip provides a time of day clock, oscillator, crystal, power failure detection, memory write protection, 8KB of RAM, and a battery in one 28-pin package. The clock provides seconds, minutes, hours, day, date, month, and year in BCD 24-hour format. Corrections for 28- day, 29-day (leap year), and 30-day months are automatically made. No interrupts are generated by the clock. The MK48T08
is an 8 bit device; however, the interface provided by the MCchip supports 8-bit, 16-bit, and 32-bit accesses to the MK48T08. Refer to the MCchip description in the MVME162 Embedded Controller Programmer’s Reference Guide and to the MK48T08 data sheet for detailed programming and battery life information.

VMEbus Interface and VMEchip2

The local bus to VMEbus interface and the VMEbus to local bus interface are provided by the optional VMEchip2. The VMEchip2 can also provide the VMEbus system controller functions. Refer to the VMEchip2 description in the MVME162 Embedded Controller Programmer’s Reference Guide for detailed programming information.

Note that the ABORT switch logic in the VMEchip2 is not used. The GPI inputs to the VMEchip2 which are located at $FFFF4008 bits 7-0 are not used. The ABORT switch interrupt is integrated into the MCchip ASIC at location $FFFF42043. The GPI inputs are integrated into the MCchip ASIC at location $FFFF4202C bits 23-16.

I/O Interfaces

The MVME162 provides onboard I/O for many system applications. The I/O functions include serial ports, IndustryPack (IP) interfaces, optional LAN Ethernet transceiver interface, and optional SCSI mass storage interface.

Serial Communications Interface

The MVME162 uses a Zilog Z85230 serial communications controller to implement the two serial communications interfaces. Each interface supports CTS, DCD, RTS, and DTR control signals; as well as the TxD and RxD transmit/receive data signals, and TxC/RxC synchronous clock signals.

The Z85230 supports synchronous (SDLC/HDLC) and asynchronous protocols. The MVME162 hardware supports asynchronous serial baud rates of 110b/s to 38.4Kb/s.

The Z85230 supplies an interrupt vector during interrupt acknowledge cycles. The vector is modified based upon the interrupt source within the Z85230. Interrupt request levels are programmed via the MCchip. Refer to the Z85230 data sheet listed in this chapter, and to the MCchip Programming Model in the MVME162 Embedded Controller Programmer’s Reference Guide, for information.

MVME162 Serial Port 1

The A port of the Z85230 is interfaced as DCE (data circuit-terminating equipment) with the EIA-232-D interface and is routed to:
The DB-25 connector marked SERIAL PORT 1/CONSOLE on the front panel of the MVME162. SERIAL PORT 1/CONSOLE is an EIA-232-D DCE port.

NOTE: This port can be connected to the TX and RX clocks which may be present on the DB-25 connector. These connections are made via jumper header J11 on the MVME162 board. (The TxC and RxC clock lines are not available on the MVME712X transition modules.)

One of the following output connectors on the MVME712X transition module:

MVME712M: The DB-25 connector marked SERIAL PORT 2 on the front panel. SERIAL PORT 2 can be configured as an EIA-232-D DTE or DCE port, via jumper headers J16 and J17.

MVME712A or MVME712-12: The DB-9 connector marked SERIAL PORT 2 on the front panel. SERIAL PORT 2 is hardwired as an EIA-232-D DTE port.

MVME712AM or MVME712-13: The DB-9 connector marked SERIAL PORT 2 OR the RJ-11 jack on the front panel. SERIAL PORT 2 is hardwired as EIA-232-D DTE; the RJ-11 jack utilizes the built-in modem. Setting the jumper headers J16 and J17 on the MVME712AM/-13 configures the output as EIA-232-D DTE at SERIAL PORT 2 or as a modem at the RJ-11 jack.

MVME162 Serial Port 2

The configuration of the B port of the Z85230 is determined via a Serial Interface Module (SIM) which is installed at connector J10 on the MVME162 board. There are four SIMs available:

SIM05 – DTE with EIA-232-D interface
SIM06 – DCE with EIA-232-D interface
SIM07 – DTE with EIA-530 interface
SIM08 – DCE with EIA-530 interface

Port B is routed, via the SIM, to:

The DB-25 connector marked SERIAL PORT 2 on the front panel of the MVME162. SERIAL PORT 2 will be an EIA-232-D DCE or DTE port, or an EIA-530 DCE or DTE port, depending upon which SIM is installed.

NOTE: This port can be connected to the TX and RX clocks which may be present on the DB-25 connector. These connections are made via jumper header J12 on the MVME162 board. (The TxC and RxC clock lines are available at the MVME712M SERIAL PORT 4 via header J15, but are not available on the other MVME712X transition modules.)
One of the following output connectors on the MVME712X transition module:

**MVME712M**: The DB-25 connector marked SERIAL PORT 4 on the front panel. SERIAL PORT 4 can be configured as an EIA-232-D DTE or DCE port, via the jumper headers J18 and J19 on the MVME712M.

**MVME712A, AM, -12, or -13**: The DB-9 connector marked SERIAL PORT 4 on the front panel. SERIAL PORT 4 is hard-wired as an EIA-232-D DTE port.

Figure 2-3 (sheets 1 through 6) in Chapter 2 illustrates the six configurations available for Port B when the MVME162 is used with an MVME712M. Note that the port configurations shown in Figure 2-3 sheets 5 and 6 are not recommended for synchronous applications because of the incorrect clock direction. Figure 2-4 (sheets 1 and 2) shows an MVME162 with the two configurations available with EIA-530 SIMs. Figure 2-5 (sheets 1 through 4) shows the four configurations available for Port B when the MVME162 is used with an MVME712A/AM/-12/-13.

**Caution**
Do not simultaneously connect serial data devices to the equivalent ports on the MVME712 series transition module and the MVME162 front panel. This could result in simultaneous transmission of conflicting data.

**Caution**
Do not connect peripheral devices to Port 1, Port 3, or the Centronics printer port on the MVME712X module.

**Caution**
When using an EIA-530 SIM, do not connect the MVME162 to an MVME712X board. The EIA-530 signals are not supported by the P2 adapter and the transition boards.

**IndustryPack (IP) Interfaces**

The IPIC ASIC on the MVME162 supports four IndustryPack (IP) interfaces: these are accessible from the front panel. Refer to the IPIC Programming Model in the MVME162 Embedded Controller Programmer’s Reference Guide for details of the IP interface. Refer to the MVME162 Embedded Controller Support Information manual for the pin assignments of the IP connectors.

**Optional LAN Ethernet Interface**

The MVME162 uses the 82596CA to implement the Ethernet transceiver interface. The 82596CA accesses local RAM using DMA operations to perform its normal functions. Because the 82596CA has small internal buffers and the
VMEbus has an undefined latency period, buffer overrun may occur if the DMA is programmed to access the VMEbus. Therefore, the 82596CA should not be programmed to access the VMEbus.

Every MVME162 that has the Ethernet interface is assigned an Ethernet Station Address. The address is $08003E2xxxxxx where XXXXX is the unique 5-nibble number assigned to the board (i.e., every MVME162 has a different value for XXXXX).

Each board has an Ethernet Station Address displayed on a label attached to the VMEbus P2 connector. In addition, the six bytes including the Ethernet address are stored in the configuration area of the BBRAM. That is, 08003E2xxxxxx is stored in the BBRAM. At an address of $FFFC1F2C, the upper four bytes (08003E2X) can be read. At an address of $FFFC1F30, the lower two bytes (XXXX) can be read. The MVME162 debugger has the capability to retrieve or set the Ethernet address.

If the data in the BBRAM is lost, the user should use the number on the VMEbus P2 connector label to restore it.

The Ethernet transceiver interface is located on the MVME162 main board, and the industry DB15 standard connector is located on the MVME712X transition board.

Support functions for the 82596CA are provided by the MCchip ASIC. Refer to the 82596CA user’s guide for detailed programming information.

### Optional SCSI Interface

The MVME162 may provide for mass storage subsystems through the industry-standard SCSI bus. These subsystems may include hard and floppy disk drives, streaming tape drives, and other mass storage devices. The SCSI interface is implemented using the NCR 53C710 SCSI I/O controller.

Support functions for the 53C710 are provided by the MCchip ASIC. Refer to the 53C710 user’s guide for detailed programming information.

### SCSI Termination

The system configurer must ensure that the SCSI bus is properly terminated at both ends. On the MVME162, sockets are provided for the terminators on the P2 adapter board or the LCP2 adapter board. If the SCSI bus ends at the adapter board, then termination resistors must be installed on the adapter board. +5V power to the SCSI bus TERM power line and termination resistors is provided through a fuse located on the adapter board.
Local Resources

The MVME162 includes many resources for the local processor. These include tick timers, software-programmable hardware interrupts, watchdog timer, and local bus timeout.

Programmable Tick Timers

Six 32-bit programmable tick timers with 1 µs resolution are provided, two in the VMEchip2 and four in the MCchip. The tick timers can be programmed to generate periodic interrupts to the processor. Refer to the VMEchip2 and MCchip in the MVME162 Embedded Controller Programmer’s Reference Guide for detailed programming information.

Watchdog Timer

A watchdog timer function is provided in the VMEchip2 and the MCchip. When the watchdog timer is enabled, it must be reset by software within the programmed time or it times out. The watchdog timer can be programmed to generate a SYSRESET signal, local reset signal, or board fail signal if it times out. Refer to the VMEchip2 and the MCchip in the MVME162 Embedded Controller Programmer’s Reference Guide for detailed programming information.

The watchdog timer logic is duplicated in the VMEchip2 and MCchip ASICs. Because the watchdog timer function in the VMEchip2 is a superset of that function in the MCchip (system reset function), the timer in the VMEchip2 is used in all cases except for the version of the MVME162 which does not include the VMEbus interface (“No VMEbus Interface” option).

Software-Programmable Hardware Interrupts

Eight software-programmable hardware interrupts are provided by the VMEchip2. These interrupts allow software to create a hardware interrupt.

Local Bus Timeout

The MVME162 provides a timeout function in the VMEchip2 and the MCchip for the local bus. When the timer is enabled and a local bus access times out, a Transfer Error Acknowledge (TEA) signal is sent to the local bus master. The timeout value is selectable by software for 8 µsec, 64 µsec, 256 µsec, or infinity. The local bus timer does not operate during VMEbus bound cycles. VMEbus bound cycles are timed by the VMEbus access timer and the VMEbus global timer.
The access timer logic is duplicated in the VMEchip2 and MCchip ASICs. Because the local bus timer in the VMEchip2 can detect an offboard access and the MCchip local bus timer cannot, the timer in the VMEchip2 is used in all cases except for the version of the MVME162 which does not include the VMEbus interface ("No-VMEbus-Interface option").

**Local Bus Arbiter**

The local bus arbiter implements a fixed priority which is described in the following table.

**Table 1-2. Local Bus Arbitration Priority**

<table>
<thead>
<tr>
<th>Device</th>
<th>Priority</th>
<th>Note</th>
</tr>
</thead>
<tbody>
<tr>
<td>LAN</td>
<td>0</td>
<td>Highest</td>
</tr>
<tr>
<td>SCSI</td>
<td>1</td>
<td>...</td>
</tr>
<tr>
<td>VMEbus</td>
<td>2</td>
<td>Next Lowest</td>
</tr>
<tr>
<td>MC68xx040</td>
<td>3</td>
<td>Lowest</td>
</tr>
</tbody>
</table>

**Connectors**

The MVME162 has two 96-position DIN connectors: P1 and P2. P1 rows A, B, C, and P2 row B provide the VMEbus interconnection. P2 rows A and C provide the connection to the SCSI bus, serial ports, and Ethernet. The MVME162 has a 20-pin connector J4 mounted behind the front panel. When the MVME162 board is enclosed in a chassis and the front panel is not visible, this connector allows the reset, abort, and LED functions to be extended to the control panel of the system, where they are visible. The serial ports on the MVME162 are also connected to two 25-pin DB-25 female connectors J9 and J15 on the front panel. The four IPs connect to the MVME162 by four pairs of 50-pin connectors. Four 50-pin connectors behind the front panel are for external connections to IP signals. The memory chip mezzanine board is plugged into two 40-pin connectors.

**Memory Maps**

There are two points of view for memory maps: 1) the mapping of all resources as viewed by local bus masters (local bus memory map), and 2) the mapping of onboard resources as viewed by VMEbus Masters (VMEbus memory map).

The memory and I/O maps which are described in the following tables are correct for all local bus masters. There is some address translation capability in the VMEchip2. This allows multiple MVME162s on the same VMEbus with different virtual local bus maps as viewed by different VMEbus masters.
Local Bus Memory Map

The local bus memory map is split into different address spaces by the transfer type (TT) signals. The local resources respond to the normal access and interrupt acknowledge codes.

Normal Address Range

The memory map of devices that respond to the normal address range is shown in the following tables. The normal address range is defined by the Transfer Type (TT) signals on the local bus. On the MVME162, Transfer Types 0, 1, and 2 define the normal address range. Table 1-3 is the entire map from $00000000$ to $FFFFFFFE$. Many areas of the map are user-programmable, and suggested uses are shown in the table. The cache inhibit function is programmable in the MC68xx040 MMU. The onboard I/O space must be marked cache inhibit and serialized in its page table. Table 1-4 further defines the map for the local I/O devices.

Table 1-3. Local Bus Memory Map

<table>
<thead>
<tr>
<th>Address Range</th>
<th>Devices Accessed</th>
<th>Port Width</th>
<th>Size</th>
<th>Software Cache Inhibit</th>
<th>Note(s)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Programmable</td>
<td>DRAM on board</td>
<td>D32</td>
<td>1MB-4MB</td>
<td>N</td>
<td>2</td>
</tr>
<tr>
<td>Programmable</td>
<td>SRAM</td>
<td>D32</td>
<td>128KB-2MB</td>
<td>N</td>
<td>2</td>
</tr>
<tr>
<td>Programmable</td>
<td>VMEbus A32/A24</td>
<td>D32/D16</td>
<td>--</td>
<td>?</td>
<td>4</td>
</tr>
<tr>
<td>Programmable</td>
<td>IP a Memory</td>
<td>D32-D8</td>
<td>64KB-8MB</td>
<td>?</td>
<td>2, 4</td>
</tr>
<tr>
<td>Programmable</td>
<td>IP b Memory</td>
<td>D32-D8</td>
<td>64KB-8MB</td>
<td>?</td>
<td>2, 4</td>
</tr>
<tr>
<td>Programmable</td>
<td>IP c Memory</td>
<td>D32-D8</td>
<td>64KB-8MB</td>
<td>?</td>
<td>2, 4</td>
</tr>
<tr>
<td>Programmable</td>
<td>IP d Memory</td>
<td>D32-D8</td>
<td>64KB-8MB</td>
<td>?</td>
<td>2, 4</td>
</tr>
<tr>
<td>$FF800000 - $FF9FFFFF</td>
<td>Flash/PROM</td>
<td>D32</td>
<td>2MB</td>
<td>N</td>
<td>1, 5</td>
</tr>
<tr>
<td>$FFA00000 - $FFBFFFFF</td>
<td>PROM/Flash</td>
<td>D32</td>
<td>2MB</td>
<td>N</td>
<td>6</td>
</tr>
<tr>
<td>$FFC00000 - $FFCFFFFF</td>
<td>not decoded</td>
<td>--</td>
<td>1MB</td>
<td>N</td>
<td>7</td>
</tr>
<tr>
<td>$FFD00000 - $FFDFFFFF</td>
<td>not decoded</td>
<td>--</td>
<td>1MB</td>
<td>N</td>
<td>7</td>
</tr>
<tr>
<td>$FFE00000 - $FFE7FFFFF</td>
<td>SRAM default</td>
<td>D32</td>
<td>512KB</td>
<td>N</td>
<td>--</td>
</tr>
<tr>
<td>$FFE80000 - $FFEFFFFF</td>
<td>not decoded</td>
<td>--</td>
<td>512KB</td>
<td>N</td>
<td>7</td>
</tr>
<tr>
<td>$FFF00000 - $FFFFFFFF</td>
<td>Local I/O</td>
<td>D32-D8</td>
<td>878KB</td>
<td>Y</td>
<td>3</td>
</tr>
<tr>
<td>$FFFF0000 - $FFFFFFFE</td>
<td>VMEbus A16</td>
<td>D32/D16</td>
<td>64KB</td>
<td>?</td>
<td>2, 4</td>
</tr>
</tbody>
</table>
NOTES:

1. Reset enables the decoder for this space of the memory map so that it will decode address spaces $FF800000 - $FF9FFFFFF and $00000000 - $003FFFFFF. The decode at 0 must be disabled in the MCchip before DRAM is enabled. DRAM is enabled with the DRAM Control Register at address $FFF42048, bit 24. PROM/Flash is disabled at the low address space with PROM Control Register at address $FFF42040, bit 20.

2. This area is user-programmable. The DRAM and SRAM decoder is programmed in the MCchip, the local-to-VMEbus decoders are programmed in the VMEchip2, and the IP memory space is programmed in the IPIC.

3. Size is approximate.

4. Cache inhibit depends on devices in area mapped.

5. The PROM and Flash are sized by the MCchip ASIC from an 8-bit private bus to the 32-bit MPU local bus. Because the device size is less than the allocated memory map size for some entries, the device contents repeat for those entries. If jumper GPI3 is installed, the Flash device is accessed. If GPI3 is not installed, the PROM is accessed.

6. The Flash and PROM are sized by the MCchip ASIC from an 8-bit private bus to the 32-bit MPU local bus. Because the device size is less than the allocated memory map size for some entries, the device contents repeat for those entries. If jumper GPI3 is installed, the PROM is accessed. If GPI3 is not installed, the Flash device is accessed.

7. These areas are not decoded unless one of the programmable decoders are initialized to decode this space. If they are not decoded, an access to this address range will generate a local bus timeout. The local bus timer must be enabled.
The following table focuses on the Local I/O Devices portion of the local bus Main Memory Map.

### Table 1-4. Local Bus I/O Devices Memory Map

<table>
<thead>
<tr>
<th>Address Range</th>
<th>Device</th>
<th>Port Width</th>
<th>Size</th>
<th>Note(s)</th>
</tr>
</thead>
<tbody>
<tr>
<td>$FFFF00000 - $FFFF3FFF</td>
<td>reserved</td>
<td>--</td>
<td>256KB</td>
<td>4</td>
</tr>
<tr>
<td>$FFFF40000 - $FFFF400FF</td>
<td>VMEm2 (LCR)</td>
<td>D32</td>
<td>256B</td>
<td>1, 3</td>
</tr>
<tr>
<td>$FFFF40100 - $FFFF401FF</td>
<td>VMEm2 (GCR) registers</td>
<td>D32-D8</td>
<td>256B</td>
<td>1, 3</td>
</tr>
<tr>
<td>$FFFF40200 - $FFFF40FFF</td>
<td>reserved</td>
<td>--</td>
<td>3.5KB</td>
<td>4, 5</td>
</tr>
<tr>
<td>$FFFF41000 - $FFFF41FFF</td>
<td>reserved</td>
<td>--</td>
<td>4KB</td>
<td>4</td>
</tr>
<tr>
<td>$FFFF42000 - $FFFF42FFF</td>
<td>MCchip</td>
<td>D32-D8</td>
<td>4KB</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF43000 - $FFFF44FFF</td>
<td>reserved</td>
<td>--</td>
<td>8KB</td>
<td>4</td>
</tr>
<tr>
<td>$FFFF45000 - $FFFF45FFF</td>
<td>SCC (Z85230)</td>
<td>D8</td>
<td>4KB</td>
<td>1, 2</td>
</tr>
<tr>
<td>$FFFF46000 - $FFFF46FFF</td>
<td>LAN (82596CA)</td>
<td>D32</td>
<td>4KB</td>
<td>1, 6</td>
</tr>
<tr>
<td>$FFFF47000 - $FFFF47FFF</td>
<td>SCSI (S3C710)</td>
<td>D32-D8</td>
<td>4KB</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF48000 - $FFFF4FFFF</td>
<td>reserved</td>
<td>--</td>
<td>64KB</td>
<td>4</td>
</tr>
<tr>
<td>$FFFF50000 - $FFFF50FFF</td>
<td>IPIC IP a I/O</td>
<td>D16</td>
<td>128B</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF50800 - $FFFF50FFF</td>
<td>IPIC IP a ID</td>
<td>D16</td>
<td>128B</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF51000 - $FFFF51FFF</td>
<td>IPIC IP b I/O</td>
<td>D16</td>
<td>128B</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF51800 - $FFFF51FFF</td>
<td>IPIC IP b ID Read</td>
<td>D16</td>
<td>128B</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF52000 - $FFFF52FFF</td>
<td>IPIC IP c I/O</td>
<td>D16</td>
<td>128B</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF52800 - $FFFF52FFF</td>
<td>IPIC IP c ID</td>
<td>D16</td>
<td>128B</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF53000 - $FFFF53FFF</td>
<td>IPIC IP d I/O</td>
<td>D16</td>
<td>128B</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF53800 - $FFFF53FFF</td>
<td>IPIC IP d ID Read</td>
<td>D16</td>
<td>128B</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF54000 - $FFFF54FFF</td>
<td>IPIC IP ab I/O</td>
<td>D32-D16</td>
<td>256B</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF55000 - $FFFF55FFF</td>
<td>IPIC IP cd I/O</td>
<td>D32-D16</td>
<td>256B</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF56000 - $FFFF56FFF</td>
<td>IPIC IP ab I/O repeated</td>
<td>D32-D16</td>
<td>256B</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF57000 - $FFFF57FFF</td>
<td>IPIC IP cd I/O repeated</td>
<td>D32-D16</td>
<td>256B</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF58000 - $FFFF58FFF</td>
<td>reserved</td>
<td>--</td>
<td>128B</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF58800 - $FFFF58FFF</td>
<td>reserved</td>
<td>--</td>
<td>128B</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF59000 - $FFFF59FFF</td>
<td>reserved</td>
<td>--</td>
<td>128B</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF59800 - $FFFF59FFF</td>
<td>reserved</td>
<td>--</td>
<td>128B</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF5A000 - $FFFF5AFFF</td>
<td>reserved</td>
<td>--</td>
<td>128B</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF5A800 - $FFFF5AFF</td>
<td>reserved</td>
<td>--</td>
<td>128B</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF5B000 - $FFFF5BFFF</td>
<td>reserved</td>
<td>--</td>
<td>128B</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF5B800 - $FFFF5BFFF</td>
<td>reserved</td>
<td>--</td>
<td>128B</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF5C000 - $FFFF5CFFF</td>
<td>reserved</td>
<td>--</td>
<td>256B</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF5D000 - $FFFF5DFFF</td>
<td>reserved</td>
<td>--</td>
<td>256B</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF5E000 - $FFFF5EFF</td>
<td>reserved</td>
<td>--</td>
<td>256B</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF5F000 - $FFFF5FFF</td>
<td>reserved</td>
<td>--</td>
<td>256B</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF60000 - $FFFF60FFF</td>
<td>IPIC registers</td>
<td>D32-D8</td>
<td>2KB</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF61000 - $FFFF61FFF</td>
<td>reserved</td>
<td>--</td>
<td>2KB</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF62000 - $FFFF62FFF</td>
<td>reserved</td>
<td>--</td>
<td>12KB</td>
<td>4</td>
</tr>
<tr>
<td>$FFFF63000 - $FFFF63FFF</td>
<td>MK48T08 (BIBM, TOD clock)</td>
<td>D32-D8</td>
<td>32KB</td>
<td>1</td>
</tr>
<tr>
<td>$FFFF64000 - $FFFF64FFF</td>
<td>MK48T08 &amp; disable Flash writes</td>
<td>D32-D8</td>
<td>16KB</td>
<td>1, 7</td>
</tr>
<tr>
<td>$FFFF65000 - $FFFF65FFF</td>
<td>MK48T08 &amp; enable Flash writes</td>
<td>D32-D8</td>
<td>16KB</td>
<td>1, 7</td>
</tr>
<tr>
<td>$FFFF66000 - $FFFF66FFF</td>
<td>reserved</td>
<td>--</td>
<td>128KB</td>
<td>4</td>
</tr>
</tbody>
</table>
NOTES:

1. For a complete description of the register bits, refer to the MVME162 Embedded Controller Programmer’s Reference Guide or to the data sheet for the specific chip.

2. The SCC is an 8-bit device located on an MCchip private data bus. Byte access is required.

3. Writes to the LCSR in the VMEchip2 must be 32 bits. LCSR writes of 8 or 16 bits terminate with a TEA signal. Writes to the GCSR may be 8, 16 or 32 bits. Reads to the LCSR and GCSR may be 8, 16 or 32 bits. Byte reads should be used to read the interrupt vector.

4. This area does not return an acknowledge signal. If the local bus timer is enabled, the access times out and is terminated by a TEA signal.

5. Size is approximate.

6. Port commands to the 82596CA must be written as two 16-bit writes: upper word first and lower word second.

7. Refer to the Flash and PROM Interface section in the MCchip description in the MVME162 Embedded Controller Programmer’s Reference Guide.
**VMEmbus Memory Map**

This section describes the mapping of local resources as viewed by VMEmbus masters. Default addresses for the slave, master, and GCSR address decoders are provided by the ENV command. Refer to Appendix A.

**VMEmbus Accesses to the Local Bus**

The VMEmchip2 includes a user-programmable map decoder for the VMEmbus to local bus interface. The map decoder allows you to program the starting and ending address and the modifiers the MVME162 responds to.

**VMEmbus Short I/O Memory Map**

The VMEmchip2 includes a user-programmable map decoder for the GCSR. The GCSR map decoder allows you to program the starting address of the GCSR in the VMEmbus short I/O space.
Introduction

This chapter provides unpacking instructions, hardware preparation, and installation instructions for the MVME162 Embedded Controller. Hardware preparation for the MVME712 series transition modules is provided in separate manuals. Refer to the Related Documentation section in Chapter 1.

Unpacking Instructions

Note If the shipping carton is damaged upon receipt, request carrier’s agent be present during unpacking and inspection of equipment.

Unpack equipment from shipping carton. Refer to packing list and verify that all items are present. Save packing material for storing and reshipping of equipment.

Caution Avoid touching areas of integrated circuitry; static discharge can damage circuits.

Hardware Preparation

To select the desired configuration and ensure proper operation of MVME162, certain option modifications may be necessary before installation. MVME162 provides software control for most of these options. Some options can not be performed in software, so are performed by installing or removing header jumpers or interface modules. Most other modifications are performed by setting bits in control registers after MVME162 has been installed in a system. (For more information on the MVME162 registers refer to the MVME162 Embedded Controller Programmer’s Reference Guide listed in Related Documentation in Chapter 1.)

The locations of the switches, jumper headers, connectors, and LEDs on the MVME162 are illustrated in Figure 2-1. MVME162 has been factory tested and is shipped with the factory jumper settings described in the following sections.
MVME162 operates with its required and factory-installed Debug Monitor, MVME162Bug (162Bug), with these factory jumper settings. Manually configurable items include:

- SIM selection for serial port B configuration (J10)
- System controller selection (J1)
- Synchronous clock selection (J11) for Serial Port 1/Console
- Synchronous clock selection (J12) for Serial Port 2
- SRAM backup power source selection (J20)
- EPROM size selection (J21)
- General-purpose readable register configuration (J22)

**SIM Selection**

Port B of the MVME162’s Z85230 serial communications controller is configurable via a serial interface module (SIM) which is installed at connector J10 on the MVME162 board. Four serial interface modules are available:

- EIA-232-D (DCE and DTE)
- EIA-530 (DCE and DTE)

You can change Port B from an EIA-232-D to an EIA-530 interface (or vice-versa) by mounting the appropriate serial interface module. Port B is routed (via the SIM at J10) to the 25-pin DB25 front panel connector marked SERIAL PORT 2.

For the location of SIM connector J10 on the MVME162, refer to Figure 2-1. Figure 2-2 illustrates the secondary side (bottom) of a serial interface module, showing the J1 connector which plugs into SIM connector J10 on the MVME162. Figure 2-3 (sheets 3-6) and Figure 2-4 illustrate the six configurations available for Port B.

For the part numbers of the serial interface modules, refer to Table 2-1. The part numbers are ordinarily printed on the primary side (top) of the SIMs, but may be found on the secondary side in some versions.

If you need to replace an existing serial interface module with a SIM of another type, go to Removal of Existing SIM below. If there is no SIM on the main board, skip to Installation of New SIM.
Figure 2-1. MVME162 Switches, Headers, Connectors, Fuses, and LEDs
Removal of Existing SIM

1. Each serial interface module is retained by two 4-40 x 3/16” Phillips-head screws in opposite corners. Remove the two screws and store them in a safe place for later use.

2. Grasp opposite sides of the SIM and gently lift straight up.

**Caution** Avoid lifting the SIM by one side only, as the connector can be damaged on the SIM or the main board.

3. Place the SIM in a static-safe container for possible reuse.

### Table 2-1. Serial Interface Module Part Numbers

<table>
<thead>
<tr>
<th>EIA Standard</th>
<th>Configuration</th>
<th>Part Number</th>
<th>Model Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>EIA-232-D</td>
<td>DTE</td>
<td>01-W3846B</td>
<td>SIM05</td>
</tr>
<tr>
<td></td>
<td>DCE</td>
<td>01-W3865B</td>
<td>SIM06</td>
</tr>
<tr>
<td>EIA-530</td>
<td>DTE</td>
<td>01-W3868B</td>
<td>SIM07</td>
</tr>
<tr>
<td></td>
<td>DCE</td>
<td>01-W3867B</td>
<td>SIM08</td>
</tr>
</tbody>
</table>

**Figure 2-2. Serial Interface Module, Connector Side**
Installation of New SIM

1. Observe the orientation of the connector keys on SIM connector J1 and MVME162 connector J10. Turn the SIM so that the keys line up and place it gently on connector J10, aligning the mounting holes at the SIM corners with the matching standoffs on the MVME162.

2. Gently press the top of the SIM to seat it on the connector. If the SIM does not seat with gentle pressure, recheck the orientation. If the SIM connector is oriented incorrectly, the mounting holes will not line up with the standoffs.

Caution Do not attempt to force the SIM on if it is oriented incorrectly.

3. Place the two 4-40 x 3/16” Phillips-head screws that you previously removed (or that were supplied with the new SIM) into the two opposite-corner mounting holes. Screw them into the standoffs but do not overtighten them.

The signal relationships and signal connections in the various serial configurations available for ports A and B are illustrated in Figures 2-3 and 2-4.

System Controller Select Header (J1)

The MVME162 is factory-configured as a VMEbus system controller (i.e., a jumper is installed across pins 1 and 2 of header J1). Remove the J1 jumper if the MVME162 is not to be the system controller. Note that when the MVME162 is functioning as system controller, the SCON LED is turned on.

Note For MVME162s without the optional VMEbus interface (i.e., no VMEchip2), the jumper may be installed or removed without affecting normal operation.
Synchronous Clock Select Header (J11) for Serial Port 1/Console

The MVME162 is shipped from the factory with the SERIAL PORT 1/CONSOLE header configured for asynchronous communications (i.e., jumpers removed). To select synchronous communications for the SERIAL PORT 1/CONSOLE connection, install jumpers across pins 1 and 2 and pins 3 and 4.

Clock Select Header (J12) for Serial Port 2

The MVME162 is shipped from the factory with the SERIAL PORT 2 header configured for asynchronous communications (i.e., jumpers removed). To select synchronous communications for the SERIAL PORT 2 connection, install jumpers across pins 1 and 2 and pins 3 and 4.
SRAM Battery Backup Source Select Header (J20)

The MVME162 is factory-configured to use VMEbus +5V Standby power as a backup power source for the SRAM (i.e., jumpers are installed across pins 1 and 3 and 2 and 4). To select the onboard battery as the backup power source, install the jumpers across pins 3 and 5 and 4 and 6.

**Note**

For MVME162s without optional VMEbus interface (i.e., without VMEchip2 ASIC), you must select the onboard battery for the backup power source.

**Caution**

Removing all jumpers may temporarily disable the SRAM. Do not remove all jumpers from J20, except for storage.

EPROM Size Select Header (J21)

The MVME162 is factory-configured for a 4Mbit EPROM (i.e., a jumper is installed across pins 2 and 3). This is the only size currently available; if a larger PROM becomes available, this jumper will allow it to be selected.
General Purpose Readable Jumpers Header (J22)

Header J22 provides eight readable jumpers. These jumpers are read as a register (at $FFF4202D) in the MCchip LCSR (local control/status register). The bit values are read as a zero when the jumper is installed and as a one when the jumper is removed.

If the MVME162BUG firmware is installed, four jumpers are user-definable (pins 1-2, 3-4, 5-6, 7-8). If the MVME162BUG firmware is not installed, seven jumpers are user-definable (pins 1-2, 3-4, 5-6, 7-8, 11-12, 13-14, 15-16).

Note Pins 9-10 (GPIO3) are reserved to select either the Flash memory map (jumper installed) or the EPROM memory map (jumper removed). They are not user-definable.

The MVME162 is shipped from the factory with J22 set to all zeros (jumpers on all pins).

<table>
<thead>
<tr>
<th>J22</th>
<th>162BUG INSTALLED</th>
<th>USER CODE INSTALLED</th>
</tr>
</thead>
<tbody>
<tr>
<td>GPIO7</td>
<td>1</td>
<td>USER-DEFINABLE</td>
</tr>
<tr>
<td>GPIO6</td>
<td>2</td>
<td>USER-DEFINABLE</td>
</tr>
<tr>
<td>GPIO5</td>
<td>3</td>
<td>USER-DEFINABLE</td>
</tr>
<tr>
<td>GPIO4</td>
<td>4</td>
<td>USER-DEFINABLE</td>
</tr>
<tr>
<td>GPIO3</td>
<td>9</td>
<td>USER-DEFINABLE</td>
</tr>
<tr>
<td>GPIO2</td>
<td>10</td>
<td>IN=FLASH; OUT=EPROM</td>
</tr>
<tr>
<td>GPIO1</td>
<td>11</td>
<td>REFER TO 162BUG MANUAL</td>
</tr>
<tr>
<td>GPIO0</td>
<td>12</td>
<td>REFER TO 162BUG MANUAL</td>
</tr>
<tr>
<td></td>
<td>15</td>
<td>REFER TO 162BUG MANUAL</td>
</tr>
<tr>
<td></td>
<td>16</td>
<td>REFER TO 162BUG MANUAL</td>
</tr>
</tbody>
</table>

EPROMs Selected (factory configuration)
Installation Instructions

The following sections discuss the installation of IndustryPacks (IPs) on the MVME162, the installation of the MVME162 into a VME chassis, and the system considerations relevant to the installation. Before installing IndustryPacks, ensure that the serial ports and all header jumpers are configured as desired.

IP Installation on the MVME162

Up to four IndustryPack (IP) modules may be installed on the MVME162. Install the IPs on the MVME162 as follows:

1. Each IP has two 50-pin connectors that plug into two corresponding 50-pin connectors on the MVME162: J2/J3, J7/J8, J13/J14, J18/J19. See Figure 2-1 for the MVME162 connector locations.
   - Orient the IP(s) so that the tapered connector shells mate properly.
   - Plug IP_a into connectors J2 and J3; plug IP_b into J7 and J8. Plug IP_c into J13 and J14; plug IP_d into J18 and J19. If a double-sized IP is used, plug IP_ab into J2, J3, J7, and J8; plug IP_cd into J13, J14, J18, and J19.

2. Four additional 50-pin connectors (J6, J5, J17, and J16) are provided behind the MVME162 front panel for external cabling connections to the IP modules. There is a one-to-one correspondence between the signals on the cabling connectors and the signals on the associated IP connectors (i.e., J6 has the same IP_a signals as J2; J5 has the same IP_b signals as J7; J17 has the same IP_c signals as J13; and J16 has the same IP_d signals as J18.
   - Connect user-supplied 50-pin cables to J6, J5, J17, and J16 as needed.
   - Because of the varying requirements for each different kind of IP, Motorola does not supply these cables.
   - Bring the IP cables out the narrow slots in the MVME162 front panel and attach them to the appropriate external equipment, depending on the nature of the particular IP(s).
MVME162 Module Installation

With EPROM, IndustryPack, and SIMs installed and headers properly configured, proceed as follows to install the MVME162 in the VME chassis:

1. Turn all equipment power OFF and disconnect the power cable from the AC power source.

**Caution** Inserting or removing modules while power is applied could result in damage to module components.

**WARNING** Dangerous voltages, capable of causing death, are present in this equipment. Use extreme caution when handling, testing, and adjusting.

2. Remove the chassis cover as instructed in the user’s manual for the equipment.

3. Remove the filler panel from the card slot where you are going to install the MVME162.
   - If you intend to use the MVME162 as system controller, it must occupy the leftmost card slot (slot 1). The system controller must be in slot 1 to correctly initiate the bus-grant daisy-chain and to ensure proper operation of the IACK daisy-chain driver.
   - If you do not intend to use the MVME162 as system controller, it can occupy any unused double-height card slot.

4. Slide the MVME162 into the selected card slot. Be sure the module is seated properly in the P1 and P2 connectors on the backplane. Do not damage or bend connector pins.

5. Secure the MVME162 in the chassis with the screws provided, making good contact with the transverse mounting rails to minimize RF emissions.

6. Install the MVME712 series transition module in the front or the rear of the VME chassis. (To install an MVME712M, which has a double-wide front panel, you may need to shift other modules in the chassis.)

7. On the chassis backplane, remove the INTERRUPT ACKNOWLEDGE (IACK) and BUS GRANT (BG) jumpers from the header for the card slot occupied by the MVME162.
8. Connect the P2 Adapter Board or LCP2 Adapter Board and cable(s) to MVME162 backplane connector P2. This provides a connection point for terminals or other peripherals at the EIA-232-D serial ports, SCSI ports, and LAN Ethernet port.

For information on installing the P2 or LCP2 Adapter Board and the MVME712 series transition module(s), refer to the manuals listed in Related Documentation in Chapter 1 (the MVME162 Embedded Controller Programmer’s Reference Guide provides some connection diagrams.)

9. Connect the appropriate cable(s) to the panel connectors for the EIA-232-D serial ports, SCSI port, and LAN Ethernet port.
   - Note that some cables are not provided with the MVME712 series module and must be made or purchased by the user. (Motorola recommends shielded cable for all peripheral connections to minimize radiation.)

10. Connect the peripheral(s) to the cable(s). Appendix A supplies detailed information on the EIA-232-D signals supported. Appendix B describes the Ethernet LAN (Local Area Network) port connections. Appendix C describes the SCSI (Small Computer System Interface) I/O bus connections.

11. Install any other required VME modules in the system.

12. Replace the chassis cover.

13. Connect the power cable to the AC power source and turn the equipment power ON.

System Considerations

The MVME162 draws power from VMEbus backplane connectors P1 and P2. P2 is also used for the upper 16 bits of data in 32-bit transfers, and for the upper 8 address lines used in extended addressing mode. The MVME162 may not function properly without its main board connected to VMEbus backplane connectors P1 and P2.

Whether MVME162 operates as VMEbus master or VMEbus slave, it is configured for 32 bits of address and 32 bits of data (A32/D32). However, it handles A16 or A24 devices in the address ranges indicated in Chapter 1. D8 and/or D16 devices in the system must be handled by the MC68040/MC68LC040 software. Refer to the memory maps in the MVME162 Embedded Controller Programmer’s Reference Guide.)

The MVME162 contains shared onboard DRAM whose base address is software-selectable. Both the onboard processor and offboard VMEbus devices see this local DRAM at base physical address $00000000, as
programmed by the MVME162Bug firmware. This may be changed via software to any other base address. Refer to MVME162 Embedded Controller Programmer’s Reference Guide for more information.

If the MVME162 tries to access offboard resources in a nonexistent location and is not system controller, and if the system does not have a global bus timeout, the MVME162 waits forever for the VMEbus cycle to complete. This will cause the system to lock up. There is only one situation in which the system might lack this global bus timeout: when the MVME162 is not the system controller and there is no global bus timeout elsewhere in the system.

Multiple MVME162s may be installed in a single VME chassis. In general, hardware multiprocessor features are supported.

**Note** If you are installing multiple MVME162s in an MVME945 chassis, do not install an MVME162 in slot 12. The height of the IP modules may cause clearance difficulties in that slot position.

Other MPUs on the VMEbus can interrupt, disable, communicate with, and determine the operational status of the processor(s). One register of the GCSR (global control/status register) set includes four bits that function as location monitors to allow one MVME162 processor to broadcast a signal to any other MVME162 processors. All eight registers are accessible from any local processor as well as from the VMEbus.

The MVME162 provides +5 Vdc power to the remote LED/switch connector (J4) through a 1A fuse (F1) located near J4. Connector J4 is the interface for a remote control and indicator panel. If none of the LEDs light and the ABORT and RESET switches do not operate, check fuse F1.

The MVME162 provides +12 Vdc power to the Ethernet transceiver interface through a 1A fuse (F2) located near diode CR1. The FUSE LED lights to indicate that +12 Vdc is available. When the MVME712M module is used, the yellow DS1 LED on the MVME712M illuminates when LAN power is available, which indicates that the fuse is good. If the Ethernet transceiver fails to operate, check fuse F2.

The MVME162 provides SCSI terminator power through a 1A fuse (F1) located on the P2 Adapter Board or LCP2 Adapter Board. If the fuse is blown, the SCSI device(s) may function erratically or not at all. When the P2 Adapter Board is used with an MVME712M and the SCSI bus is connected to the MVME712M, the green DS2 LED on the MVME712M front panel illuminates when SCSI terminator power is available. If the green DS2 LED flickers during SCSI bus operation, check P2 Adapter Board fuse F1.
Figure 2-3. MVME162 EIA-232-D Connection Diagram, MVME712M (Sheet 1 of 6)
Figure 2-3. MVME162 EIA-232-D Connection Diagram, MVME712M (Sheet 2 of 6)
Figure 2-3. MVME162 EIA-232-D Connection Diagram, MVME712M (Sheet 3 of 6)
Figure 2-3. MVME162 EIA-232-D Connection Diagram, MVME712M (Sheet 4 of 6)
Figure 2-3. MVME162 EIA-232-D Connection Diagram, MVME712M (Sheet 5 of 6)

NOTES:
1. WITH DTE MODULE AND MVME 712 JUMPERED AS TO TERMINAL, THE CLOCKS (TXC AND RXC) ARE THE WRONG DIRECTION. THE CLOCKS ARE BOTH INPUTS. THEY SHOULD BOTH BE OUTPUTS.
2. WITH DTE MODULE, THE RECEIVE CLOCK OF 85230 ON B INTERFACE MUST BE PROGRAMMED AS INPUT TO PREVENT BUFFER CONTENTION.
Figure 2-3. MVME162 EIA-232-D Connection Diagram, MVME712M (Sheet 6 of 6)
MVME 162 EIA-530 DTE CONFIGURATION (TO MODEM)
Figure 2-4. MVME162 EIA-530 Connection Diagram (Sheet 1 of 2)
Figure 2-4. MVME162 EIA-530 Connection Diagram (Sheet 2 of 2)
Hardware Preparation and Installation

Figure 2-5. MVME162 EIA-232-D Connection Diagram, MVME712A/AM/-12/-13

NOTE:
USING SERIAL PORT 2 AS A MODEM PORT REQUIRES CONNECTION TO +5/+12/-12VDC BACKPLANE POWER, A DATA CABLE AT THE DB9 CONNECTOR, AND A TELCO CABLE AT THE RJ11 CONNECTOR. REFER TO THE USER'S MANUAL FOR THIS MODULE (MVME712A) FOR SETUP INSTRUCTIONS.
NOTES:
1. SERIAL PORT 4 IS HARD-WIRED DTE. USE NULL MODEM CABLE FOR DCE.
2. TO CONNECT TERMINAL SET DSR LINE PULLUP SELECT J14 TO "DCE".
Figure 2-5. MVME162 EIA-23-D Connection Diagram, MVME712A/AM/-12/-13

NOTES:
1. SERIAL PORT 4 IS HARD WIRED DTE. USE NULL MODEM CABLE FOR DCE.
2. TO CONNECT TERMINAL, SET DSR LINE PULLUP SELECT J14 TO "DCE".

MVME162 Embedded Controller Installation Guide
Figure 2-5. MVME162 EIA-232-D Connection Diagram, MVME712A/AM/-12/-13
Hardware Preparation and Installation

Figure 2-5. MVME162 EIA-232-D Connection Diagram, MVME712A/AM/-12/-13
Overview of M68000 Firmware

The firmware for the M68000-based (68K) series of board and system level products has a common genealogy, deriving from the BUG firmware currently used on all Motorola M68000-based CPU modules. The M68000 firmware family provides a high degree of functionality and user friendliness, and yet stresses portability and ease of maintenance. This member of the M68000 Firmware family is implemented on the MVME162 MC68040- or MC68LC040-based Embedded Controller, and is known as the MVME162BUG, or 162Bug. It includes diagnostics for testing and configuring IndustryPack modules.

Description of 162Bug

The 162Bug package, MVME162Bug, is a powerful evaluation and debugging tool for systems built around the MVME162 CISC-based microcomputers. Facilities are available for loading and executing user programs under complete operator control for system evaluation. 162Bug includes commands for display and modification of memory, breakpoint and tracing capabilities, a powerful assembler/disassembler useful for patching programs, and a self-test at power-up feature which verifies the integrity of the system. Various 162Bug routines that handle I/O, data conversion, and string functions are available to user programs through the TRAP #15 system calls.

162Bug consists of three parts:

- A command-driven user-interactive software debugger, described in Chapter 4 and hereafter referred to as "the debugger" or "162Bug".
- A command-driven diagnostic package for the MVME162 hardware, hereafter referred to as "the diagnostics".
- A user interface which accepts commands from the system console terminal.
When using 162Bug, you operate out of either the debugger directory or the diagnostic directory. If you are in the debugger directory, the debugger prompt "162-Bug>" is displayed and you have all of the debugger commands at your disposal. If you are in the diagnostic directory, the diagnostic prompt "162-Diag>" is displayed and you have all of the diagnostic commands at your disposal as well as all of the debugger commands. You may switch between directories by using the Switch Directories (SD) command, or may examine the commands in the particular directory that you are currently in by using the Help (HE) command.

Because 162Bug is command-driven, it performs its various operations in response to user commands entered at the keyboard. When you enter a command, 162Bug executes the command and the prompt reappears. However, if you enter a command that causes execution of user target code (e.g., "GO"), then control may or may not return to 162Bug, depending on the outcome of the user program.

If you have used one or more of Motorola’s other debugging packages, you will find the CISC 162Bug very similar. Some effort has also been made to make the interactive commands more consistent. For example, delimiters between commands and arguments may now be commas or spaces interchangeably.
162Bug Implementation

MVME162Bug is written largely in the "C" programming language, providing benefits of portability and maintainability. Where necessary, assembler has been used in the form of separately compiled modules containing only assembler code - no mixed language modules are used.

Physically, 162Bug is contained in two of the four 28F020 Flash memories, providing 512KB (128K longwords) of storage. Optionally, the 162Bug can be loaded and executed in a single 27C040 PROM. (128K longwords) of storage. Both memory devices are necessary regardless of how much space is actually occupied by the firmware, because of the 32-bit longword-oriented MC68040 memory bus architecture. The executable code is checksummed at every power-on or reset firmware entry, and the result (which includes a pre-calculated checksum contained in the memory devices), is tested for an expected zero. Thus, users are cautioned against modification of the memory devices unless re-checksum precautions are taken.

Installation and Startup

Even though 162Bug is installed in the Flash memories on the MVME162 module, for 162Bug to operate properly with the MVME162, you must follow the steps below:

Caution

Inserting or removing modules while power is applied could damage module components.

1. Turn all equipment power OFF. Refer to the Hardware Preparation section in Chapter 2 and install/remove jumpers on headers as required for your particular application.

Jumpers on header J22 affect 162Bug operation as listed below. The default condition is with all eight jumpers installed, between pins 1-2, 3-4, 5-6, 7-8, 9-10, 11-12, 13-14, and 15-16.

These readable jumpers can be read as a register (at $FFF4202D) on the Memory Controller (MCchip) ASIC. The bit values are read as a one when the jumper is off, and as a zero when the jumper is on. This jumper block (header J22) contains eight bits. Refer also to the MVME162 Embedded Controller Programmer's Reference Guide for more information on the MCchip.

The MVME162Bug reserves/defines the four lower order bits (GPI3 to GPI0). The following is the description for the bits reserved/defined by the debugger:
Debugger General Information

Note that when the MVME162 comes up in a cold reset, 162Bug runs in Board Mode. Using the Environment (ENV) or MENU commands can make 162Bug run in System Mode. Refer to Appendix A.

2. Configure header J1 by installing/removing a jumper between pins 1 and 2. A jumper installed/removed enables/disables the system controller function of the MVME162.

3. You may configure Port B of the Z85230 serial communications controller via a serial interface module (SIM) which is installed at connector J10 on the MVME162 board. Four serial interface modules are available:
   - EIA-232-D DTE (SIM05)
   - EIA-232-D DCE (SIM06)
   - EIA-530 DTE (SIM07)
   - EIA-530 DCE (SIM08)

For information on removing and/or installing a SIM, refer Chapter 2.

<table>
<thead>
<tr>
<th>Bit</th>
<th>J22 Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit #0 (GPI0)</td>
<td>15-16</td>
<td>When this bit is a one (high), it instructs the debugger to use local Static RAM for its work page (i.e., variables, stack, vector tables, etc.).</td>
</tr>
<tr>
<td>Bit #1 (GPI1)</td>
<td>13-14</td>
<td>When this bit is a one (high), it instructs the debugger to use the default setup/operation parameters in Flash or PROM versus the user setup/operation parameters in NVRAM. This is the same as depressing the RESET and ABORT switches at the same time. This feature can be used in the event the user setup is corrupted or does not meet a sanity check. Refer to the ENV command (Appendix A) for the Flash/PROM defaults.</td>
</tr>
<tr>
<td>Bit #2 (GPI2)</td>
<td>11-12</td>
<td>Reserved for future use.</td>
</tr>
<tr>
<td>Bit #3 (GPI3)</td>
<td>9-10</td>
<td>When this bit is a zero (low), it informs the debugger that it is executing out of the Flash memories. When this bit is a one (high), it informs the debugger that it is executing out of the PROM.</td>
</tr>
<tr>
<td>Bit #4 (GPI4)</td>
<td>7-8</td>
<td>Open to your application.</td>
</tr>
<tr>
<td>Bit #5 (GPI5)</td>
<td>5-6</td>
<td>Open to your application.</td>
</tr>
<tr>
<td>Bit #6 (GPI6)</td>
<td>3-4</td>
<td>Open to your application.</td>
</tr>
<tr>
<td>Bit #7 (GPI7)</td>
<td>1-2</td>
<td>Open to your application.</td>
</tr>
</tbody>
</table>
4. Jumpers on headers J11 and J12 configure serial ports 1 and 2 to drive or receive clock signals provided by the TXC and RXC signal lines. The factory configures the module for asynchronous communication, that is, installs no jumpers. Refer to Chapter 2 if your application requires configuring ports 1 and 2 for synchronous communication.

5. If using a PROM version of the 162Bug, install the PROM device in socket U47. Be sure that the physical chip orientation is correct, that is, with the flatted corner of the PROM aligned with the corresponding portion of the PROM socket on the MVME162 module.

Check the jumper installation on header J21 for correct size. Connect pins 1 and 2 on J21 for 27C080 devices, or pins 2 and 3 for 27C040 devices. The factory default is 2 and 3.

Remove the jumper on J22 pins 9 and 10.

6. Refer to the set-up procedure for your particular chassis or system for details concerning the installation of the MVME162.

7. Connect the terminal that is to be used as the 162Bug system console to the default debug EIA-232-D port at serial port 1 on the front panel of the MVME162 module. Refer to Chapter 2 for other connection options. Set up the terminal as follows:
   - eight bits per character
   - one stop bit per character
   - parity disabled (no parity)
   - baud rate 9600 baud (default baud rate of MVME162 ports at power-up)

After power-up, the baud rate of the debug port can be reconfigured by using the Port Format (PF) command of the 162Bug debugger.

**Note**
In order for high-baud rate serial communication between 162Bug and the terminal to work, the terminal must do some form of handshaking. If the terminal being used does not do hardware handshaking via the CTS line, then it must do XON/XOFF handshaking. If you get garbled messages and missing characters, then you should check the terminal to make sure XON/XOFF handshaking is enabled.

8. If you want to connect devices (such as a host computer system and/or a serial printer) to the other EIA-232-D port connectors (marked SERIAL PORTS 2, 3, and 4 on the MVME712X transition module), connect the...
appropriate cables and configure the port(s) as detailed in step 6. above. After power-up, this(these) port(s) can be reconfigured by programming the MVME162 Z85230 Serial Communications Controller (SCC), or by using the 162Bug PF command.

9. Power up the system. 162Bug executes some self-checks and displays the debugger prompt "162-Bug>" (if 162Bug is in Board Mode). However, if the ENV command (Appendix A) has put 162Bug in System Mode, the system performs a selftest and tries to autoboot. Refer to the ENV and MENU commands. They are listed in Table 4-3.

If the confidence test fails, the test is aborted when the first fault is encountered. If possible, an appropriate message is displayed, and control then returns to the menu.

**Autoboot**

Autoboot is a software routine that is contained in the 162Bug Flash/PROM to provide an independent mechanism for booting an operating system. This autoboot routine automatically scans for controllers and devices in a specified sequence until a valid bootable device containing a boot media is found or the list is exhausted. If a valid bootable device is found, a boot from that device is started. The controller scanning sequence goes from the lowest controller Logical Unit Number (LUN) detected to the highest LUN detected. Controllers, devices, and their LUNs are listed in Appendix B.

At power-up, Autoboot is enabled, and providing the drive and controller numbers encountered are valid, the following message is displayed upon the system console:

"Autoboot in progress... To abort hit <BREAK>"

Following this message there is a delay to allow you an opportunity to abort the Autoboot process if you wish. Then the actual I/O is begun: the program pointed to within the volume ID of the media specified is loaded into RAM and control passed to it. If, however, during this time you want to gain control without Autoboot, you can press the <BREAK> key or the software ABORT or RESET switches.

Autoboot is controlled by parameters contained in the ENV command. These parameters allow the selection of specific boot devices and files, and allow programming of the Boot delay. Refer to the ENV command in Appendix A for more details.
Although streaming tape can be used to autoboot, the same power supply must be connected to the streaming tape drive, controller, and the MVME162. At power-up, the tape controller will position the streaming tape to load point where the volume ID can correctly be read and used.

If, however, the MVME162 loses power but the controller does not, and the tape happens to be at load point, the sequences of commands required (attach and rewind) cannot be given to the controller and autoboot will not be successful.

ROMboot

As shipped from the factory, 162Bug occupies the first half of the Flash memory. This leaves the second half of the Flash memory and the PROM socket (U47) available for your use. The 162Bug is also available in PROM if your application requires all of the Flash memory. Contact your Motorola sales office for assistance. This function is configured/enabled by the Environment (ENV) command (refer to Appendix A) and executed at power-up (optionally also at reset) or by the RB command assuming there is valid code in the memory devices (or optionally elsewhere on the module or VMEbus) to support it. If ROMboot code is installed, a user-written routine is given control (if the routine meets the format requirements). One use of ROMboot might be resetting SYSFAIL* on an unintelligent controller module. The NORB command disables the function.

For a user’s ROMboot module to gain control through the ROMboot linkage, four requirements must be met:

a. Power must have just been applied (but the ENV command can change this to also respond to any reset).

b. Your routine must be located within the MVME162 Flash/PROM memory map (but the ENV command can change this to any other portion of the onboard memory, or even offboard VMEbus memory).

c. The ASCII string "BOOT" must be located within the specified memory range.

d. Your routine must pass a checksum test, which ensures that this routine was really intended to receive control at power-up.

For complete details on how to use ROMboot, refer to the Debugging Package for Motorola 68K CISC CPUs User’s Manual.
Network Boot

Network Auto Boot is a software routine contained in the 162Bug Flash/PROM that provides a mechanism for booting an operating system using a network (local Ethernet interface) as the boot device. The Network Auto Boot routine automatically scans for controllers and devices in a specified sequence until a valid bootable device containing a boot media is found or the list is exhausted. If a valid bootable device is found, a boot from that device is started. The controller scanning sequence goes from the lowest controller Logical Unit Number (LUN) detected to the highest LUN detected. (Refer to Appendix C for default LUNs.)

At power-up, Network Boot is enabled, and providing the drive and controller numbers encountered are valid, the following message is displayed upon the system console:

"Network Boot in progress... To abort hit <BREAK>"

Following this message there is a delay to allow you to abort the Auto Boot process if you wish. Then the actual I/O is begun: the program pointed to within the volume ID of the media specified is loaded into RAM and control passed to it. If, however, during this time you want to gain control without Network Boot, you can press the <BREAK> key or the software ABORT or RESET switches.

Network Auto Boot is controlled by parameters contained in the NIOT and ENV commands. These parameters allow the selection of specific boot devices, systems, and files, and allow programming of the Boot delay. Refer to the ENV command in Appendix A for more details.

Restarting the System

You can initialize the system to a known state in three different ways: reset, abort, and break. Each has characteristics which make it more appropriate than the others in certain situations.

The debugger has a special feature upon a reset condition. This feature is activated by depressing the RESET and ABORT switches at the same time. This feature instructs the debugger to use the default setup/operation parameters in ROM versus your setup/operation parameters in NVRAM. This feature can be used in the event your setup/operation parameters are corrupted or do not meet a sanity check. Refer to the ENV command (Appendix A) for the ROM defaults.
Restarting the System

Reset

Pressing and releasing the MVME162 front panel RESET switch initiates a system reset. COLD and WARM reset modes are available. By default, 162Bug is in COLD mode. During COLD reset, a total system initialization takes place, as if the MVME162 had just been powered up. All static variables (including disk device and controller parameters) are restored to their default states. The breakpoint table and offset registers are cleared. The target registers are invalidated. Input and output character queues are cleared. Onboard devices (timer, serial ports, etc.) are reset, and the two serial ports are reconfigured to their default state.

During WARM reset, the 162Bug variables and tables are preserved, as well as the target state registers and breakpoints.

Reset must be used if the processor ever halts, or if the 162Bug environment is ever lost (vector table is destroyed, stack corrupted, etc.).

Abort

Abort is invoked by pressing and releasing the ABORT switch on the MVME162 front panel. Whenever abort is invoked when executing a user program (running target code), a "snapshot" of the processor state is captured and stored in the target registers. For this reason, abort is most appropriate when terminating a user program that is being debugged. Abort should be used to regain control if the program gets caught in a loop, etc. The target PC, register contents, etc., help to pinpoint the malfunction.

Pressing and releasing the ABORT switch generates a local board condition which may interrupt the processor if enabled. The target registers, reflecting the machine state at the time the ABORT switch was pressed, are displayed on the screen. Any breakpoints installed in your code are removed and the breakpoint table remains intact. Control is returned to the debugger.

Break

A "Break" is generated by pressing and releasing the BREAK key on the terminal keyboard. Break does not generate an interrupt. The only time break is recognized is when characters are sent or received by the console port. Break removes any breakpoints in your code and keeps the breakpoint table intact. Break also takes a snapshot of the machine state if the function was entered using SYSCALL. This machine state is then accessible to you for diagnostic purposes.
Many times it may be desirable to terminate a debugger command prior to its completion; for example, during the display of a large block of memory. Break allows you to terminate the command.

**SYSFAIL* Assertion/Negation**

Upon a reset/powerup condition the debugger asserts the VMEbus SYSFAIL* line (refer to the VMEbus specification). SYSFAIL* stays asserted if any of the following has occurred:

- confidence test failure
- NVRAM checksum error
- NVRAM low battery condition
- local memory configuration status
- self test (if system mode) has completed with error
- MPU clock speed calculation failure

After debugger initialization is done and none of the above situations have occurred, the SYSFAIL* line is negated. This indicates to the user or VMEbus masters the state of the debugger. In a multi-computer configuration, other VMEbus masters could view the pertinent control and status registers to determine which CPU is asserting SYSFAIL*. SYSFAIL* assertion/negation is also affected by the **ENV** command. Refer to Appendix A.

**MPU Clock Speed Calculation**

The clock speed of the microprocessor is calculated and checked against a user definable parameter housed in NVRAM (refer to the **CNFG** command in Appendix A). If the check fails, a warning message is displayed. The calculated clock speed is also checked against known clock speeds and tolerances.

**Memory Requirements**

The program portion of 162Bug is approximately 512KB of code, consisting of download, debugger, and diagnostic packages and contained entirely in Flash or PROM.

The 162Bug executes from $FF800000 whether in Flash or PROM. With jumper at J22 pins 9-10 installed (factory ship configuration), the Flash memories appear at address $FF800000 and are the parts executed during reset. With this configuration, the PROM socket is mapped to address $FFA00000. If you remove the jumper at J22 pins 9 and 10, the address spaces of the Flash and PROM are swapped.
The 162Bug initial stack completely changes all 8KB of memory at addresses $FFE0C000 through $FFE0DFFF at power up or reset.

<table>
<thead>
<tr>
<th>Type of Memory Present</th>
<th>Default DRAM Base Address</th>
<th>Default SRAM Base Address</th>
</tr>
</thead>
<tbody>
<tr>
<td>A single DRAM mezzanine</td>
<td>$00000000</td>
<td>FFE00000 (onboard SRAM)</td>
</tr>
<tr>
<td>A single SRAM mezzanine</td>
<td>N/A</td>
<td>$00000000</td>
</tr>
<tr>
<td>A DRAM mezzanine stacked with an SRAM mezzanine</td>
<td>$00000000</td>
<td>$E1000000</td>
</tr>
<tr>
<td>Two DRAM mezzanines stacked</td>
<td>$00000000</td>
<td>$FFE00000 (onboard SRAM)</td>
</tr>
</tbody>
</table>

DRAM can be ECC or parity type. DRAM mezzanines are mapped in contiguously starting at zero ($00000000), largest first. With two mezzanines of the same size, ECC type DRAM is first. If both are ECC type, the bottom one is first.

The 162Bug requires 2KB of NVRAM for storage of board configuration, communication, and booting parameters. This storage area begins at $FFFC16F8 and ends at $FFFC1EF7.

162Bug requires a minimum of 64KB of contiguous read/write memory to operate. The ENV command controls where this block of memory is located. Regardless of where the onboard RAM is located, the first 64KB is used for 162Bug stack and static variable space and the rest is reserved as user space. Whenever the MVME162 is reset, the target PC is initialized to the address corresponding to the beginning of the user space, and the target stack pointers are initialized to addresses within the user space, with the target Interrupt Stack Pointer (ISP) set to the top of the user space.

**Terminal Input/Output Control**

When entering a command at the prompt, the following control codes may be entered for limited command line editing.
Note: The presence of the caret ( ^ ) before a character indicates that the Control (CTRL) key must be held down while striking the character key.

^X (cancel line) The cursor is backspaced to the beginning of the line. If the terminal port is configured with the hardcopy or TTY option (refer to PF command), then a carriage return and line feed is issued along with another prompt.

^H (backspace) The cursor is moved back one position. The character at the new cursor position is erased. If the hardcopy option is selected, a “/” character is typed along with the deleted character.

<DEL> (delete or rubout) Performs the same function as ^H.

^D (redisplay) The entire command line as entered so far is redisplayed on the following line.

^A (repeat) Repeats the previous line. This happens only at the command line. The last line entered is redisplayed but not executed. The cursor is positioned at the end of the line. You may enter the line as is or you can add more characters to it. You can edit the line by backspacing and typing over old characters.
When observing output from any 162Bug command, the XON and XOFF characters which are in effect for the terminal port may be entered to control the output, if the XON/XOFF protocol is enabled (default). These characters are initialized to ^S and ^Q respectively by 162Bug, but you may change them with the PF command. In the initialized (default) mode, operation is as follows:

- ^S (wait) Console output is halted.
- ^Q (resume) Console output is resumed.

**Disk I/O Support**

162Bug can initiate disk input/output by communicating with intelligent disk controller modules over the VMEbus. Disk support facilities built into 162Bug consist of command-level disk operations, disk I/O system calls (only via one of the TRAP #15 instructions) for use by user programs, and defined data structures for disk parameters.

Parameters such as the address where the module is mapped and the type and number of devices attached to the controller module are kept in tables by 162Bug. Default values for these parameters are assigned at power-up and cold-start reset, but may be altered as described in the section on default parameters, later in this chapter.

Appendix B contains a list of the controllers presently supported, as well as a list of the default configurations for each controller.

**Blocks Versus Sectors**

The logical block defines the unit of information for disk devices. A disk is viewed by 162Bug as a storage area divided into logical blocks. By default, the logical block size is set to 256 bytes for every block device in the system. The block size can be changed on a per device basis with the IOT command.

The sector defines the unit of information for the media itself, as viewed by the controller. The sector size varies for different controllers, and the value for a specific device can be displayed and changed with the IOT command.

When a disk transfer is requested, the start and size of the transfer is specified in blocks. 162Bug translates this into an equivalent sector specification, which is then passed on to the controller to initiate the transfer. If the conversion from blocks to sectors yields a fractional sector count, an error is returned and no data is transferred.
Device Probe Function

A device probe with entry into the device descriptor table is done whenever a specified device is accessed; i.e., when system calls .DSKRD, .DSKWR, .DSKCFG, .DSKFMT, and .DSKCTRL, and debugger commands BH, BO, IOC, IOP, IOT, MAR, and MAW are used.

The device probe mechanism utilizes the SCSI commands "Inquiry" and "Mode Sense". If the specified controller is non-SCSI, the probe simply returns a status of "device present and unknown". The device probe makes an entry into the device descriptor table with the pertinent data. After an entry has been made, the next time a probe is done it simply returns with "device present" status (pointer to the device descriptor).

Disk I/O via 162Bug Commands

These following 162Bug commands are provided for disk I/O. Detailed instructions for their use are found in the Debugging Package for Motorola 68K CISC CPUs User’s Manual. When a command is issued to a particular controller LUN and device LUN, these LUNs are remembered by 162Bug so that the next disk command defaults to use the same controller and device.

IOI (Input/Output Inquiry)

This command is used to probe the system for all possible CLUN/DLUN combinations and display inquiry data for devices which support it. The device descriptor table only has space for 16 device descriptors; with the IOI command, you can view the table and clear it if necessary.

IOP (Physical I/O to Disk)

IOP allows you to read or write blocks of data, or to format the specified device in a certain way. IOP creates a command packet from the arguments you have specified, and then invokes the proper system call function to carry out the operation.

IOT (I/O Teach)

IOT allows you to change any configurable parameters and attributes of the device. In addition, it allows you to see the controllers available in the system.
IOC (I/O Control)

IOC allows you to send command packets as defined by the particular controller directly. IOC can also be used to look at the resultant device packet after using the IOP command.

BO (Bootstrap Operating System)

BO reads an operating system or control program from the specified device into memory, and then transfers control to it.

BH (Bootstrap and Halt)

BH reads an operating system or control program from a specified device into memory, and then returns control to 162Bug. It is used as a debugging tool.

Disk I/O via 162Bug System Calls

All operations that actually access the disk are done directly or indirectly by 162Bug TRAP #15 system calls. (The command-level disk operations provide a convenient way of using these system calls without writing and executing a program.)

The following system calls are provided to allow user programs to do disk I/O:

| .DSKRD  | Disk read. System call to read blocks from a disk into memory. |
| .DSKWR  | Disk write. System call to write blocks from memory onto a disk. |
| .DSKCONFIG | Disk configure. This function allows you to change the configuration of the specified device. |
| .DSKFMT | Disk format. This function allows you to send a format command to the specified device. |
| .DSKCTRL | Disk control. This function is used to implement any special device control functions that cannot be accommodated easily with any of the other disk functions. |

Refer to the Debugging Package for Motorola 68K CISC CPUs User’s Manual for information on using these and other system calls.
Debugger General Information

To perform a disk operation, 162Bug must eventually present a particular disk controller module with a controller command packet which has been especially prepared for that type of controller module. (This is accomplished in the respective controller driver module.) A command packet for one type of controller module usually does not have the same format as a command packet for a different type of module. The system call facilities which do disk I/O accept a generalized (controller-independent) packet format as an argument, and translate it into a controller-specific packet, which is then sent to the specified device. Refer to the system call descriptions in the Debugging Package for Motorola 68K CISC CPUs User’s Manual for details on the format and construction of these standardized “user” packets.

The packets which a controller module expects to be given vary from controller to controller. The disk driver module for the particular hardware module (board) must take the standardized packet given to a trap function and create a new packet which is specifically tailored for the disk drive controller it is sent to. Refer to documentation on the particular controller module for the format of its packets, and for using the IOC command.

Default 162Bug Controller and Device Parameters

162Bug initializes the parameter tables for a default configuration of controllers and devices (refer to Appendix B). If the system needs to be configured differently than this default configuration (for example, to use a 70MB Winchester drive where the default is a 40MB Winchester drive), then these tables must be changed.

There are three ways to change the parameter tables:

- Using BO or BH. When you invoke one of these commands, the configuration area of the disk is read and the parameters corresponding to that device are rewritten according to the parameter information contained in the configuration area. This is a temporary change. If a cold-start reset occurs, then the default parameter information is written back into the tables.

- Using the IOT. You can use this command to reconfigure the parameter table manually for any controller and/or device that is different from the default. This is also a temporary change and is overwritten if a cold-start reset occurs.

- Obtain the source. You can then change the configuration files and rebuild 162Bug so that it has different defaults. Changes made to the defaults are permanent until changed again.
Disk I/O Error Codes

162Bug returns an error code if an attempted disk operation is unsuccessful.

Network I/O Support

The Network Boot Firmware provides the capability to boot the CPU through the Flash/PROM debugger using a network (local Ethernet interface) as the boot device.

The booting process is executed in two distinct phases.

- The first phase allows the diskless remote node to discover its network identify and the name of the file to be booted.
- The second phase has the diskless remote node reading the boot file across the network into its memory.

The various modules (capabilities) and the dependencies of these modules that support the overall network boot function are described in the following paragraphs.

Intel 82596 LAN Coprocessor Ethernet Driver

This driver manages/surrounds the Intel 82596 LAN Coprocessor. Management is in the scope of the reception of packets, the transmission of packets, receive buffer flushing, and interface initialization.

This module ensures that the packaging and unpackaging of Ethernet packets is done correctly in the Boot PROM.

UDP/IP Protocol Modules

The Internet Protocol (IP) is designed for use in interconnected systems of packet-switched computer communication networks. The Internet protocol provides for transmitting of blocks of data called datagrams (hence User Datagram Protocol, or UDP) from sources to destinations, where sources and destinations are hosts identified by fixed length addresses.

The UDP/IP protocols are necessary for the TFTP and BOOTP protocols; TFTP and BOOTP require a UDP/IP connection.
RARP/ARP Protocol Modules

The Reverse Address Resolution Protocol (RARP) basically consists of an identity-less node broadcasting a “whoami” packet onto the Ethernet, and waiting for an answer. The RARP server fills an Ethernet reply packet up with the target’s Internet Address and sends it.

The Address Resolution Protocol (ARP) basically provides a method of converting protocol addresses (e.g., IP addresses) to local area network addresses (e.g., Ethernet addresses). The RARP protocol module supports systems which do not support the BOOTP protocol (next paragraph).

BOOTP Protocol Module

The Bootstrap Protocol (BOOTP) basically allows a diskless client machine to discover its own IP address, the address of a server host, and the name of a file to be loaded into memory and executed.

TFTP Protocol Module

The Trivial File Transfer Protocol (TFTP) is a simple protocol to transfer files. It is implemented on top of the Internet User Datagram Protocol (UDP or Datagram) so it may be used to move files between machines on different networks implementing UDP. The only thing it can do is read and write files from/to a remote server.

Network Boot Control Module

The "control" capability of the Network Boot Control Module is needed to tie together all the necessary modules (capabilities) and to sequence the booting process. The booting sequence consists of two phases: the first phase is labeled "address determination and bootfile selection" and the second phase is labeled "file transfer". The first phase will utilize the RARP/BOOTP capability and the second phase will utilize the TFTP capability.

Network I/O Error Codes

162Bug returns an error code if an attempted network operation is unsuccessful.
Multiprocessor Support

The MVME162 dual-port RAM feature makes the shared RAM available to remote processors as well as to the local processor. This can be done by either of the following two methods. Either method can be enabled/disabled by the ENV command as its Remote Start Switch Method (refer to Appendix A).

Multiprocessor Control Register (MPCR) Method

A remote processor can initiate program execution in the local MVME162 dual-port RAM by issuing a remote GO command using the Multiprocessor Control Register (MPCR). The MPCR, located at shared RAM location of $800 offset from the base address the debugger loads it at, contains one of two longwords used to control communication between processors. The MPCR contents are organized as follows:

$$\begin{array}{cccc}
\text{HEX} & \text{0} & \text{N/A} & \text{N/A} \\
\text{ASCII} & \text{E} & \text{MPAR address is executing.} \\
\text{ASCII} & \text{P} & \text{Program Flash Memory. The MPAR is set to the address of the Flash memory program control packet.} \\
\text{ASCII} & \text{R} & \text{Ready. The firmware monitor is watching for a change.} \\
\end{array}$$

You can only program Flash memory by the MPCR method. Refer to the .PFLASH system call in the MVME162Bug Debugging Package User’s Manual for a description of the Flash memory program control packet structure.

The status codes that may be set by the bus master are:

<table>
<thead>
<tr>
<th>ASCII</th>
<th>HEX</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>G</td>
<td>47</td>
<td>Use Go Direct (GD) logic specifying the MPAR address.</td>
</tr>
<tr>
<td>B</td>
<td>42</td>
<td>Install breakpoints using the Go (G) logic.</td>
</tr>
</tbody>
</table>

The status codes stored in the MPCR are of two types:

- Status returned (from the monitor)
- Status set (by the bus master)
The Multiprocessor Address Register (MPAR), located in shared RAM location of $804 offset from the base address the debugger loads it at, contains the second of two longwords used to control communication between processors. The MPAR contents specify the address at which execution for the remote processor is to begin if the MPCR contains a G or B. The MPAR is organized as follows:

$804 \begin{array}{cccc} \ast & \ast & \ast & \ast \end{array} \text{(MPAR)}$

At power-up, the debug monitor self-test routines initialize RAM, including the memory locations used for multi-processor support ($800$ through $807$). The MPCR contains $00$ at power-up, indicating that initialization is not yet complete. As the initialization proceeds, the execution path comes to the "prompt" routine. Before sending the prompt, this routine places an R in the MPCR to indicate that initialization is complete. Then the prompt is sent.

If no terminal is connected to the port, the MPCR is still polled to see whether an external processor requires control to be passed to the dual-port RAM. If a terminal does respond, the MPCR is polled for the same purpose while the serial port is being polled for user input.

An ASCII G placed in the MPCR by a remote processor indicates that the Go Direct type of transfer is requested. An ASCII B in the MPCR indicates that breakpoints are to be armed before control is transferred (as with the GO command).

In either sequence, an E is placed in the MPCR to indicate that execution is underway just before control is passed to RAM. (Any remote processor could examine the MPCR contents.)

If the code being executed in dual-port RAM is to reenter the debug monitor, a TRAP #15 call using function $0063$ (SYSCALL .RETURN) returns control to the monitor with a new display prompt. Note that every time the debug monitor returns to the prompt, an R is moved into the MPCR to indicate that control can be transferred once again to a specified RAM location.
GCSR Method

A remote processor can initiate program execution in the local MVME162 dual-port RAM by issuing a remote GO command using the VMEchip2 Global Control and Status Registers (GCSR). The remote processor places the MVME162 execution address in general purpose registers 0 and 1 (GPCSR0 and GPCSR1). The remote processor then sets bit 8 (SIG0) of the VMEchip2 LM/SIG register. This causes the MVME162 to install breakpoints and begin execution. The result is identical to the MPCR method (with status code B) described in the previous section.

The GCSR registers are accessed in the VMEbus short I/O space. Each general purpose register is two bytes wide, occurring at an even address. The general purpose register number 0 is at an offset of $8$ (local bus) or $4$ (VMEbus) from the start of the GCSR registers. The local bus base address for the GCSR is $FFFF40100$. The VMEbus base address for the GCSR depends on the group select value and the board select value programmed in the Local Control and Status Registers (LCSR) of the MVME162. The execution address is formed by reading the GCSR general purpose registers in the following manner:

GPCSR0 used as the upper 16 bits of the address
GPCSR1 used as the lower 16 bits of the address

The address appears as:

GPCSR0  GPCSR1

Diagnostic Facilities

The 162Bug package includes a set of hardware diagnostics for testing and troubleshooting the MVME162. To use the diagnostics, switch directories to the diagnostic directory. If you are in the debugger directory, you can switch to the diagnostic directory with the debugger command Switch Directories (SD). The diagnostic prompt ("162-Diag") appears. Refer to the MVME162Bug Debugging Package User’s Manual for complete descriptions of the diagnostic routines available and instructions on how to invoke them. Note that some diagnostics depend on restart defaults that are set up only in a particular restart mode. The documentation for such diagnostics includes restart information.
Manufacturing Test Process

During the manufacturing process for MVME162 modules, the manufacturing test parameters and testing state flags are stored in NVRAM. These strings are installed during the manufacturing process and result in the product performing manufacturing tests. None of these tests harm the product or system into which a module is installed. Entering an ASCII break on the console port from a terminal terminates these tests.

The two state flags that start the test processes are:

FLASH EMPTY$00122984

and

Burnin test$00000000

If either string is in the first location of NVRAM ($FFFC0000), the test process starts.

This note is to inform users about the manufacturing test process; it is not intended to instruct customers in its use. Motorola reserves the right to delete, change, or modify this process.
Entering Debugger Command Lines

162Bug is command-driven and performs its various operations in response to user commands entered at the keyboard. When the debugger prompt (162-Bug>) appears on the terminal screen, then the debugger is ready to accept commands.

As the command line is entered, it is stored in an internal buffer. Execution begins only after the carriage return is entered, so that you can correct entry errors, if necessary, using the control characters described in Chapter 3.

When a command is entered, the debugger executes the command and the prompt reappears. However, if the command entered causes execution of user target code, for example GO, then control may or may not return to the debugger, depending on what the user program does. For example, if a breakpoint has been specified, then control returns to the debugger when the breakpoint is encountered during execution of the user program. Alternately, the user program could return to the debugger by means of the TRAP #15 function ".RETURN".

In general, a debugger command is made up of the following parts:

a. The command identifier (i.e., MD or md for the Memory Display command). Note that either upper- or lowercase is allowed.

b. A port number if the command is set up to work with more than one port.

c. At least one intervening space before the first argument.

d. Any required arguments, as specified by command.

e. An option field, set off by a semicolon (;) to specify conditions other than the default conditions of the command.
The commands are shown using a modified Backus-Naur form syntax. The metasymbols used are:

**boldface strings** A boldface string is a literal such as a command or a program name, and is to be typed just as it appears.

**italic strings** An italic string is a "syntactic variable" and is to be replaced by one of a class of items it represents.

| A vertical bar separating two or more items indicates that a choice is to be made; only one of the items separated by this symbol should be selected.

[ ] Square brackets enclose an item that is optional. The item may appear zero or one time.

{} Braces enclose an optional symbol that may occur zero or more times.

### Syntactic Variables

The following syntactic variables are encountered in the command descriptions which follow. In addition, other syntactic variables may be used and are defined in the particular command description in which they occur.

- **DEL** Delimiter; either a comma or a space.
- **EXP** Expression (described in detail in a following section).
- **ADDR** Address (described in detail in a following section).
- **COUNT** Count; the syntax is the same as for **EXP**.
- **RANGE** A range of memory addresses which may be specified either by `ADDR DEL ADDR` or by `ADDR : COUNT`.
- **TEXT** An ASCII string of up to 255 characters, delimited at each end by the single quote mark (').
Expression as a Parameter

An expression can be one or more numeric values separated by the arithmetic operators: plus (+), minus (-), multiplied by (*), divided by (/), logical AND (&), shift left (<<), or shift right (>>).

Numeric values may be expressed in either hexadecimal, decimal, octal, or binary by immediately preceding them with the proper base identifier.

<table>
<thead>
<tr>
<th>Data Type</th>
<th>Base</th>
<th>Identifier</th>
<th>Examples</th>
</tr>
</thead>
<tbody>
<tr>
<td>Integer</td>
<td>Hexadecimal</td>
<td>$</td>
<td>$FFFFFFF</td>
</tr>
<tr>
<td>Integer</td>
<td>Decimal</td>
<td>&amp;</td>
<td>&amp;1974, &amp;10-4</td>
</tr>
<tr>
<td>Integer</td>
<td>Octal</td>
<td>@</td>
<td>@456</td>
</tr>
<tr>
<td>Integer</td>
<td>Binary</td>
<td>%</td>
<td>%1000110</td>
</tr>
</tbody>
</table>

If no base identifier is specified, then the numeric value is assumed to be hexadecimal.

A numeric value may also be expressed as a string literal of up to four characters. The string literal must begin and end with the single quote mark ('). The numeric value is interpreted as the concatenation of the ASCII values of the characters. This value is right-justified, as any other numeric value would be.

<table>
<thead>
<tr>
<th>String Literal</th>
<th>Numeric Value (In Hexadecimal)</th>
</tr>
</thead>
<tbody>
<tr>
<td>'A'</td>
<td>41</td>
</tr>
<tr>
<td>'ABC'</td>
<td>414243</td>
</tr>
<tr>
<td>'TEST'</td>
<td>54455354</td>
</tr>
</tbody>
</table>

Evaluation of an expression is always from left to right unless parentheses are used to group part of the expression. There is no operator precedence. Subexpressions within parentheses are evaluated first. Nested parenthetical subexpressions are evaluated from the inside out.
Valid expression examples:

<table>
<thead>
<tr>
<th>Expression</th>
<th>Result (In Hex)</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>FF0011</td>
<td>FF0011</td>
<td></td>
</tr>
<tr>
<td>45+99</td>
<td>DE</td>
<td></td>
</tr>
<tr>
<td>&amp;45&amp;&amp;99</td>
<td>90</td>
<td></td>
</tr>
<tr>
<td>@35@@67@@10</td>
<td>5C</td>
<td></td>
</tr>
<tr>
<td>%10011110+%1001</td>
<td>A7</td>
<td></td>
</tr>
<tr>
<td>88&lt;&lt;4</td>
<td>880</td>
<td>shift left</td>
</tr>
<tr>
<td>AA&amp;F0</td>
<td>A0</td>
<td>logical AND</td>
</tr>
</tbody>
</table>

The total value of the expression must be between 0 and $FFFFFFFF.

**Address as a Parameter**

Many commands use ADDR as a parameter. The syntax accepted by 162Bug is similar to the one accepted by the MC68040 one-line assembler. All control addressing modes are allowed. An “address + offset register” mode is also provided.

**Address Formats**

Table 4-1 summarizes the address formats which are acceptable for address parameters in debugger command lines.
### Table 4-1. Debugger Address Parameter Formats

<table>
<thead>
<tr>
<th>Format</th>
<th>Example</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>N</td>
<td>140</td>
<td>Absolute address+contents of automatic offset register.</td>
</tr>
<tr>
<td>N+Rn</td>
<td>130+R5</td>
<td>Absolute address+contents of the specified offset register (not an assembler-accepted syntax).</td>
</tr>
<tr>
<td>(An)</td>
<td>(A1)</td>
<td>Address register indirect. (also post-increment, predecrement)</td>
</tr>
<tr>
<td>(d,An) or d(An)</td>
<td>(120,A1)</td>
<td>Address register indirect with displacement (two formats accepted).</td>
</tr>
<tr>
<td>(d,An,Xn) or d(An,Xn)</td>
<td>(&amp;120,A1,D2)</td>
<td>Address register indirect with index and displacement (two formats accepted).</td>
</tr>
<tr>
<td>([bd,An,Xn],od)</td>
<td>([C,A2,A3],&amp;100)</td>
<td>Memory indirect preindexed.</td>
</tr>
<tr>
<td>([bd,An,Xn],od)</td>
<td>([12,A3],D2,&amp;10)</td>
<td>Memory indirect postindexed.</td>
</tr>
</tbody>
</table>

For the memory indirect modes, fields can be omitted. For example, three of many permutations are as follows:

- ([,An],od)  ([,A1],4)
- ([bd])        ([FC1E])
- ([bd,,Xn])    ([8,,D2])

**NOTES:**

- **N** — Absolute address (any valid expression).
- **An** — Address register n.
- **Xn** — Index register n (An or Dn).
- **d** — Displacement (any valid expression).
- **bd** — Base displacement (any valid expression).
- **od** — Outer displacement (any valid expression).
- **n** — Register number (0 to 7).
- **Rn** — Offset register n.
In commands with RANGE specified as ADDR DEL ADDR, and with size option W or L chosen, data at the second (ending) address is acted on only if the second address is a proper boundary for a word or longword, respectively.

Offset Registers

Eight pseudo-registers (R0 through R7) called offset registers are used to simplify the debugging of relocatable and position-independent modules. The listing files in these types of programs usually start at an address (normally 0) that is not the one at which they are loaded, so it is harder to correlate addresses in the listing with addresses in the loaded program. The offset registers solve this problem by taking into account this difference and forcing the display of addresses in a relative address+offset format. Offset registers have adjustable ranges and may even have overlapping ranges. The range for each offset register is set by two addresses: base and top. Specifying the base and top addresses for an offset register sets its range. In the event that an address falls in two or more offset registers’ ranges, the one that yields the least offset is chosen.

Relative addresses are limited to 1MB (5 digits), regardless of the range of the closest offset register.
Example: A portion of the listing file of an assembled, relocatable module is shown below:

```
1
2                           *
3                           * MOVE STRING SUBROUTINE
4                           *
5 0 00000000 48E78080        MOVESTR MOVEM.L D0/A0,—(A7)
6 0 00000004 4280            CLR.L  D0
7 0 00000006 1018            MOVE.B  (A0)+,D0
8 0 00000008 5340            SUBQ.W  #1, D0
9 0 0000000A 12D8            LOOP  MOVE.B  (A0)+, (A1)+
10 0 0000000C 51C8FFFC       MOVS  DBRA  D0, LOOP
11 0 00000010 4CDF0101       MOVEM.L  (A7)+, D0/A0
12 0 00000014 4E75            RTS
13
14                           END
******** TOTAL ERRORS 0—
******** TOTAL WARNINGS 0—
```

The above program was loaded at address $0001327C.

The disassembled code is shown next:

```
162Bug> MD 1327C;DI
0001327C 48E78080        MOVEM.L D0/A0,—(A7)
00013280 4280            CLR.L  D0
00013282 1018            MOVE.B  (A0)+, D0
00013284 5340            SUBQ.W  #1, D0
00013286 12D8            MOVE.B  (A0)+, (A1)+
00013288 51C8FFFC         DBF  D0, $13286
0001328C 4CDF0101         MOVEM.L  (A7)+, D0/A0
00013290 4E75             RTS
162Bug>
```
Using the 162Bug Debugger

By using one of the offset registers, the disassembled code addresses can be made to match the listing file addresses as follows:

162Bug> OF R0
R0 =00000000 00000000? 1327C. <CR>
162Bug> MD 0+R0;DI <CR>

<table>
<thead>
<tr>
<th>Address</th>
<th>Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>00000+R0</td>
<td>48E78080</td>
</tr>
<tr>
<td>00004+R0</td>
<td>4280</td>
</tr>
<tr>
<td>00006+R0</td>
<td>1018</td>
</tr>
<tr>
<td>00008+R0</td>
<td>5340</td>
</tr>
<tr>
<td>0000A+R0</td>
<td>12D8</td>
</tr>
<tr>
<td>0000C+R0</td>
<td>51C8FFFC</td>
</tr>
<tr>
<td>00010+R0</td>
<td>4CDF0101</td>
</tr>
<tr>
<td>00014+R0</td>
<td>4E75</td>
</tr>
</tbody>
</table>

For additional information about the offset registers, refer to the Debugging Package for Motorola 68K CISC CPUs User’s Manual.

Port Numbers

Some 162Bug commands give you the option to choose the port to be used to input or output. Valid port numbers which may be used for these commands are as follows:

1. MVME162 EIA-232-D Debug (Terminal Port 0 or 00) (PORT 1 on the MVME162 P2 connector). Sometimes known as the "console port", it is used for interactive user input/output by default.

2. MVME162 EIA-232-D (Terminal Port 1 or 01) (PORT 2 on the MVME162 P2 connector). Sometimes known as the "host port", this is the default for downloading, uploading, concurrent mode, and transparent modes.

*Note* These logical port numbers (0 and 1) are shown in the pinouts of the MVME162 module as "SERIAL PORT 1" and "SERIAL PORT 2", respectively. Physically, they are all part of connector P2. They are also available at the front panel DB-25 connectors J15 (for PORT 1 or A) and J9 (for PORT 2 or B).
Entering and Debugging Programs

There are various ways to enter a user program into system memory for execution. One way is to create the program using the Memory Modify (MM) command with the assembler/disassembler option. You enter the program one source line at a time. After each source line is entered, it is assembled and the object code is loaded to memory. Refer to the Debugging Package for Motorola 68K CISC CPUs User’s Manual for complete details of the 162Bug Assembler/Disassembler.

Another way to enter a program is to download an object file from a host system. The program must be in S-record format (described in the Debugging Package for Motorola 68K CISC CPUs User’s Manual) and may have been assembled or compiled on the host system. Alternately, the program may have been previously created using the 162Bug MM command as outlined above and stored to the host using the Dump (DU) command. A communication link must exist between the host system and the MVME162 port 1. (Hardware configuration details are in the section on Installation and Startup in Chapter 3.) The file is downloaded from the host to MVME162 memory by the Load (LO) command.

Another way is by reading in the program from disk, using one of the disk commands (BO, BH, IOP). Once the object code has been loaded into memory, you can set breakpoints if desired and run the code or trace through it.

Calling System Utilities from User Programs

A convenient way of doing character input/output and many other useful operations has been provided so that you do not have to write these routines into the target code. You can access various 162Bug routines via one of the MC68040 TRAP instructions, using vector #15. Refer to the Debugging Package for Motorola 68K CISC CPUs User’s Manual for details on the various TRAP #15 utilities available and how to invoke them from within a user program.

Preserving the Debugger Operating Environment

This section explains how to avoid contaminating the operating environment of the debugger. 162Bug uses certain of the MVME162 onboard resources and also offboard system memory to contain temporary variables, exception vectors, etc. If you disturb resources upon which 162Bug depends, then the debugger may function unreliably or not at all.
If your application enables translation through the Memory Management Units (MMUs), and if your application utilizes resources of the debugger (e.g., system calls), your application must create the necessary translation tables for the debugger to have access to its various resources. The debugger honors the enabling of the MMUs; it does not disable translation.

162Bug Vector Table and Workspace

As described in the Memory Requirements section in Chapter 3, 162Bug needs 64KB of read/write memory to operate. The 162Bug reserves a 1024-byte area for a user program vector table area and then allocates another 1024-byte area and builds an exception vector table for the debugger itself to use. Next, 162Bug reserves space for static variables and initializes these static variables to predefined default values. After the static variables, 162Bug allocates space for the system stack, then initializes the system stack pointer to the top of this area.

With the exception of the first 1024-byte vector table area, you must be extremely careful not to use the above-mentioned memory areas for other purposes. You should refer to the Memory Requirements section in Chapter 3 to determine how to dictate the location of the reserved memory areas. If, for example, your program inadvertently wrote over the static variable area containing the serial communication parameters, these parameters would be lost, resulting in a loss of communication with the system console terminal. If your program corrupts the system stack, then an incorrect value may be loaded into the processor Program Counter (PC), causing a system crash.

Hardware Functions

The only hardware resources used by the debugger are the EIA-232-D ports, which are initialized to interface to the debug terminal. If these ports are reprogrammed, the terminal characteristics must be modified to suit, or the ports should be restored to the debugger-set characteristics prior to reinvoking the debugger.
Exception Vectors Used by 162Bug

The exception vectors used by the debugger are listed below. These vectors must reside at the specified offsets in the target program’s vector table for the associated debugger facilities (breakpoints, trace mode, etc.) to operate.

Table 4-2. Exception Vectors Used by 162Bug

<table>
<thead>
<tr>
<th>Vector Offset</th>
<th>Exception</th>
<th>162Bug Facility</th>
</tr>
</thead>
<tbody>
<tr>
<td>$10</td>
<td>Illegal instruction</td>
<td>Breakpoints (used by GO, GN, GT)</td>
</tr>
<tr>
<td>$24</td>
<td>Trace</td>
<td>Trace operations (such as T, TC, TT)</td>
</tr>
<tr>
<td>$80-$B8</td>
<td>TRAP #0 - #14</td>
<td>Used internally</td>
</tr>
<tr>
<td>$BC</td>
<td>TRAP #15</td>
<td>System calls</td>
</tr>
<tr>
<td>$NOTE 1</td>
<td>Level 7 interrupt</td>
<td>ABORT pushbutton</td>
</tr>
<tr>
<td>$NOTE 2</td>
<td>Level 7 interrupt</td>
<td>AC Fail</td>
</tr>
<tr>
<td>$DC</td>
<td>FP Unimplemented Data Type</td>
<td>Software emulation and data type conversion of floating point data.</td>
</tr>
</tbody>
</table>

NOTES: 1. This depends on what the Vector Base Register (VBR) is set to in the MCchip.
2. This depends on what the Vector Base Register (VBR) is set to in the VMEchip2.

When the debugger handles one of the exceptions listed in Table 4-2, the target stack pointer is left pointing past the bottom of the exception stack frame created; that is, it reflects the system stack pointer values just before the exception occurred. In this way, the operation of the debugger facility (through an exception) is transparent to users.
Example: Trace one instruction using debugger.

162Bug> RD
PC =00010000 SR =2700=TR:OFF_S..7..... VBR =00000000
USP =0000DFFC MSP =0000EFFC ISP* =0000FFFC SFC =0=F0
DFC =0=F0 CACR =0=........
D0 =00000000 D1 =00000000 D2 =00000000 D3 =00000000
D4 =00000000 D5 =00000000 D6 =00000000 D7 =00000000
A0 =00000000 A1 =00000000 A2 =00000000 A3 =00000000
A4 =00000000 A5 =00000000 A6 =00000000 A7 =0000FFFC
00010000 203C0000 0001 MOVE.L #$1,D0
162Bug> T
PC =00010006 SR =2700=TR:OFF_S..7..... VBR =00000000
USP =0000DFFC MSP =0000EFFC ISP* =0000FFFC SFC =0=F0
DFC =0=F0 CACR =0=........
D0 =00000001 D1 =00000000 D2 =00000000 D3 =00000000
D4 =00000000 D5 =00000000 D6 =00000000 D7 =00000000
A0 =00000000 A1 =00000000 A2 =00000000 A3 =00000000
A4 =00000000 A5 =00000000 A6 =00000000 A7 =0000FFFC
00010000 D280 ADD.L D0,D1
162Bug>

Notice that the value of the target stack pointer register (A7) has not changed even though a trace exception has taken place. Your program may either use the exception vector table provided by 162Bug or it may create a separate exception vector table of its own. The two following sections detail these two methods.

**Using 162Bug Target Vector Table**

The 162Bug initializes and maintains a vector table area for target programs. A target program is any program started by the bug, either manually with GO or TR type commands or automatically with the BO command. The start address of this target vector table area is the base address of the debugger memory. This address is loaded into the target-state VBR at power up and cold-start reset and can be observed by using the RD command to display the target-state registers immediately after power up.
The 162Bug initializes the target vector table with the debugger vectors listed in Table 4-2 and fills the other vector locations with the address of a generalized exception handler (refer to the 162Bug Generalized Exception Handler section in this chapter). The target program may take over as many vectors as desired by simply writing its own exception vectors into the table. If the vector locations listed in Table 4-2 are overwritten then the accompanying debugger functions are lost.

The 162Bug maintains a separate vector table for its own use. In general, you do not have to be aware of the existence of the debugger vector table. It is completely transparent and you should never make any modifications to the vectors contained in it.

Creating a New Vector Table

Your program may create a separate vector table in memory to contain its exception vectors. If this is done, the program must change the value of the VBR to point at the new vector table. In order to use the debugger facilities you can copy the proper vectors from the 162Bug vector table into the corresponding vector locations in your program vector table.

The vector for the 162Bug generalized exception handler (described in detail in the 162Bug Generalized Exception Handler section in this chapter) may be copied from offset $08 (bus error vector) in the target vector table to all locations in your program vector table where a separate exception handler is not used. This provides diagnostic support in the event that your program is stopped by an unexpected exception. The generalized exception handler gives a formatted display of the target registers and identifies the type of the exception.
Using the 162Bug Debugger

The following is an example of a routine which builds a separate vector table and then moves the VBR to point at it:

*  ***  BUILDX - Build exception vector table  ****
*  
  BUILDX  MOVEC.L  VBR,A0      Get copy of VBR.
  LEA    $10000,A1     New vectors at $10000.
  MOVE.L $80(A0),D0    Get generalized exception vector.
  MOVE.W $3FC,D1      Load count (all vectors).
  LOOP   MOVE.L  D0,(A1,D1)  Store generalized exception vector.
  SUBQ.W #4,D1        Initialize entire vector table.
  BNE.B  LOOP          Initialize entire vector table.
  MOVE.L $10(A0),$10(A1) Copy breakpoints vector.
  MOVE.L $24(A0),$24(A1) Copy trace vector.
  MOVE.L $BC(A0),$BC(A1) Copy system call vector.
  LEA.L COPROCC(PC),A2 Get your exception vector.
  MOVE.L A2,$2C(A1)    Install as F-Line handler.
  MOVEC.L A1,VBR      Change VBR to new table.
  RTS
  END

It may turn out that your program uses one or more of the exception vectors that are required for debugger operation. Debugger facilities may still be used, however, if your exception handler can determine when to handle the exception itself and when to pass the exception to the debugger.

When an exception occurs which you want to pass on to the debugger; i.e., ABORT, your exception handler must read the vector offset from the format word of the exception stack frame. This offset is added to the address of the 162Bug target program vector table (which your program saved), yielding the address of the 162Bug exception vector. The program then jumps to the address stored at this vector location, which is the address of the 162Bug exception handler.

Your program must make sure that there is an exception stack frame in the stack and that it is exactly the same as the processor would have created for the particular exception before jumping to the address of the exception handler.
The following is an example of an exception handler which can pass an exception along to the debugger:

```
*** EXCEPT - Exception handler ****
***
EXCEPT   SUBQ.L  #4,A7              Save space in stack for a PC value.
        LINK   A6,#0              Frame pointer for accessing PC space.
        MOVEM.L A0-A5/D0-D7,-(SP) Save registers.

: decide here if your code handles exception, if so, branch...
:
        MOVE.L  BUFVBR,A0          Pass exception to debugger; Get saved VBR.
        MOVE.W  14(A6),D0          Get the vector offset from stack frame.
        AND.W    #$0FFF,D0          Mask off the format information.
        MOVE.L  (A0,D0.W),4(A6)    Store address of debugger exc handler.
        MOVEM.L (SP)+,A0-A5/D0-D7  Restore registers.
        UNLK   A6
        RTS                         Put addr of exc handler into PC and go.
```

**162Bug Generalized Exception Handler**

The 162Bug has a generalized exception handler which it uses to handle all of the exceptions not listed in Table 4-2. For all these exceptions, the target stack pointer is left pointing to the top of the exception stack frame created. In this way, if an unexpected exception occurs during execution of your code, you are presented with the exception stack frame to help determine the cause of the exception. The following example illustrates this:

Example: Bus error at address $F00000. It is assumed for this example that an access of memory location $F00000 initiates bus error exception processing.
Using the 162Bug Debugger

162Bug> RD
PC =00010000 SR =2708=TR:OFF_S._7_.N... VBR =00000000
USP =0000DFFC MSP =0000EFFC ISP* =0000FFFC SFC =0=F0
DFC =0=F0 CACR =0=........
D0 =0000001 D1 =00000001 D2 =00000000 D3 =00000000
d4 =00000000 D5 =00000000 D6 =00000000 D7 =00000000
A0 =00000000 A1 =00000000 A2 =00000000 A3 =00000000
A4 =00000000 A5 =00000000 A6 =00000000 A7 =00000000
00010000 203900F0 0000 MOVE.L ($F00000).L,D0

Exception: Access Fault (Local Off Board)
PC =FF839154 SR =2704
Format/Vector =7008
SSW =0145 Fault Address =0F000000 Effective Address =0000D4E8
PC =00010000 SR =2708=TR:OFF_S._7_.N... VBR =00000000
USP =0000DFFC MSP =0000EFFC ISP* =0000FFFC SFC =0=F0
DFC =0=F0 CACR =0=........
D0 =0000001 D1 =00000001 D2 =00000000 D3 =00000000
D4 =00000000 D5 =00000000 D6 =00000000 D7 =00000000
A0 =00000000 A1 =00000000 A2 =00000000 A3 =00000000
A4 =00000000 A5 =00000000 A6 =00000000 A7 =00000000
00010000 203900F0 0000 MOVE.L ($F00000).L,D0

Notice that the target stack pointer is different. The target stack pointer now points to the last value of the exception stack frame that was stacked. The exception stack frame may now be examined using the MD command.

162Bug> MD (A7):&30
0000FFFC 2708 0001 0000 7008 0000 FFFC 0105 0005 ‘......p........
0000FFD0 0005 0005 00F0 0000 0000 0A64 0000 FFF4 ‘........d....
0000FFE0 00F0 0000 FFFF FFFF 00F0 0000 FFFF ‘............
0000FFFF 2708 0001 A708 0001 0000 0000 ‘............
162Bug>
Floating Point Support

The floating point unit (FPU) of the MC68040 microprocessor chip is supported in 162Bug. For MVME162Bug, the commands \texttt{MD}, \texttt{MM}, \texttt{RM}, and \texttt{RS} have been extended to allow display and modification of floating point data in registers and in memory. Floating point instructions can be assembled/disassembled with the \texttt{DI} option of the \texttt{MD} and \texttt{MM} commands.

Valid data types that can be used when modifying a floating point data register or a floating point memory location:

<table>
<thead>
<tr>
<th>Integer Data Types</th>
</tr>
</thead>
<tbody>
<tr>
<td>12</td>
</tr>
<tr>
<td>1234</td>
</tr>
<tr>
<td>12345678</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Floating Point Data Types</th>
</tr>
</thead>
<tbody>
<tr>
<td>\texttt{1_FF_FFFF}</td>
</tr>
<tr>
<td>\texttt{1_7FF_FFFFFFFF}</td>
</tr>
<tr>
<td>\texttt{1_7FFF_FFFFFFFFFFFF}</td>
</tr>
<tr>
<td>\texttt{1111_2103_123456789_ABCDEF01}</td>
</tr>
<tr>
<td>\texttt{-3.12345678901234501_E+123}</td>
</tr>
</tbody>
</table>

When entering data in single, double, extended precision, or packed decimal format, the following rules must be observed:

1. The sign field is the first field and is a binary field.
2. The exponent field is the second field and is a hexadecimal field.
3. The mantissa field is the last field and is a hexadecimal field.
4. The sign field, the exponent field, and at least the first digit of the mantissa field must be present (any unspecified digits in the mantissa field are set to zero).
5. Each field must be separated from adjacent fields by an underscore.
6. All the digit positions in the sign and exponent fields must be present.
Single Precision Real

This format would appear in memory as:

- 1-bit sign field (1 binary digit)
- 8-bit biased exponent field (2 hex digits. Bias = $7F$)
- 23-bit fraction field (6 hex digits)

A single precision number takes 4 bytes in memory.

Double Precision Real

This format would appear in memory as:

- 1-bit sign field (1 binary digit)
- 11-bit biased exponent field (3 hex digits. Bias = $3FF$)
- 52-bit fraction field (13 hex digits)

A double precision number takes 8 bytes in memory.

**Note** The single and double precision formats have an implied integer bit (always 1).

Extended Precision Real

This format would appear in memory as:

- 1-bit sign field (1 binary digit)
- 15-bit biased exponent field (4 hex digits. Bias = $3FFF$)
- 64-bit mantissa field (16 hex digits)

An extended precision number takes 10 bytes in memory.
Packed Decimal Real

This format would appear in memory as:

- 4-bit sign field (4 binary digits)
- 16-bit exponent field (4 hex digits)
- 68-bit mantissa field (17 hex digits)

A packed decimal number takes 12 bytes in memory.

Scientific Notation

This format provides a convenient way to enter and display a floating point decimal number. Internally, the number is assembled into a packed decimal number and then converted into a number of the specified data type.

Entering data in this format requires the following fields:

- An optional sign bit (+ or -).
- One decimal digit followed by a decimal point.
- Up to 17 decimal digits (at least one must be entered).
- An optional Exponent field that consists of:
  - An optional underscore.
  - The Exponent field identifier, letter "E".
  - An optional Exponent sign (+, -).
  - From 1 to 3 decimal digits.

For more information about the MC68040 floating point unit, refer to the *M68040 Microprocessor User’s Manual*. 
The 162Bug Debugger Command Set

The 162Bug debugger commands are summarized in Table 4-3. The command syntax is shown using the symbols explained earlier in this chapter. The CNFG and ENV commands are explained in Appendix A. Controllers, devices, and their LUNs are listed in Appendix B or Appendix C. All other command details are explained in the MVME162Bug Debugging Package User’s Manual.

<table>
<thead>
<tr>
<th>Command Mnemonic</th>
<th>Title</th>
<th>Command Line Syntax</th>
</tr>
</thead>
<tbody>
<tr>
<td>AB</td>
<td>Automatic Bootstrap Operating System</td>
<td>AB [;V]</td>
</tr>
<tr>
<td>NOAB</td>
<td>No Autoboot</td>
<td>NOAB</td>
</tr>
<tr>
<td>AS</td>
<td>One Line Assembler</td>
<td>AS ADDR</td>
</tr>
<tr>
<td>BC</td>
<td>Block of Memory Compare</td>
<td>BC RANGE DEL ADDR [; B</td>
</tr>
<tr>
<td>BF</td>
<td>Block of Memory Fill</td>
<td>BF RANGE DEL data [DEL increment] [; B</td>
</tr>
<tr>
<td>BH</td>
<td>Bootstrap Operating System and Halt</td>
<td>BH [DEL Controller LUN][DEL Device LUN][DEL String]</td>
</tr>
<tr>
<td>BI</td>
<td>Block of Memory Initialize</td>
<td>BI RANGE [;B</td>
</tr>
<tr>
<td>BM</td>
<td>Block of Memory Move</td>
<td>BM RANGE DEL ADDR [; B</td>
</tr>
<tr>
<td>BO</td>
<td>Bootstrap Operating System</td>
<td>BO [DEL Controller LUN][DEL Device LUN][DEL String]</td>
</tr>
<tr>
<td>BR</td>
<td>Breakpoint Insert</td>
<td>BR [ADDR][COUNT]</td>
</tr>
<tr>
<td>NOBR</td>
<td>Breakpoint Delete</td>
<td>NOBR [ADDR]</td>
</tr>
<tr>
<td>BS</td>
<td>Block of Memory Search</td>
<td>BS RANGE DEL TEXT [;B</td>
</tr>
<tr>
<td>BV</td>
<td>Block of Memory Verify</td>
<td>BV RANGE DEL data [increment] [;B</td>
</tr>
<tr>
<td>CM</td>
<td>Concurrent Mode</td>
<td>CM [PORT][DEL ID-STRING][DEL BAUD] [DEL PHONE-NUMBER] [;A] [;H]</td>
</tr>
<tr>
<td>NOCM</td>
<td>No Concurrent Mode</td>
<td>NOCM</td>
</tr>
<tr>
<td>CNFG</td>
<td>Configure Board Information Block</td>
<td>CNFG [;I][M]</td>
</tr>
<tr>
<td>CS</td>
<td>Checksum</td>
<td>CS RANGE [;B</td>
</tr>
<tr>
<td>DC</td>
<td>Data Conversion</td>
<td>DC EXP</td>
</tr>
<tr>
<td>DMA</td>
<td>DMA Block of Memory Move</td>
<td>DMA RANGE DEL ADDR DEL VDIR DEL AM DEL BLK [;B</td>
</tr>
<tr>
<td>DS</td>
<td>One Line Disassembler</td>
<td>DS ADDR [;COUNT</td>
</tr>
<tr>
<td>DU</td>
<td>Dump S-records</td>
<td>DU [PORT]DEL RANGE [DEL TEXT][DEL ADDR] [DEL OFFSET] [;B</td>
</tr>
<tr>
<td>ECHO</td>
<td>Echo String</td>
<td>ECHO [PORT][DEL]hexadecimal number] ['string']</td>
</tr>
<tr>
<td>ENV</td>
<td>Set Environment to Bug/Operating System</td>
<td>ENV [;D]</td>
</tr>
<tr>
<td>GD</td>
<td>Go Direct (Ignore Breakpoints)</td>
<td>GD [ADDR]</td>
</tr>
</tbody>
</table>
# Table 4-3. Debugger Commands (Continued)

<table>
<thead>
<tr>
<th>Command Mnemonic</th>
<th>Title</th>
<th>Command Line Syntax</th>
</tr>
</thead>
<tbody>
<tr>
<td>GN</td>
<td>Go to Next Instruction</td>
<td>GN</td>
</tr>
<tr>
<td>GO</td>
<td>Go Execute User Program</td>
<td>GO [ADDR]</td>
</tr>
<tr>
<td>GT</td>
<td>Go to Temporary Breakpoint</td>
<td>GT ADDR</td>
</tr>
<tr>
<td>HE</td>
<td>Help</td>
<td>HE [COMMAND]</td>
</tr>
<tr>
<td>IOC</td>
<td>I/O Control for Disk</td>
<td>IOC</td>
</tr>
<tr>
<td>IOI</td>
<td>I/O Inquiry</td>
<td>IOI [I</td>
</tr>
<tr>
<td>IOP</td>
<td>I/O Physical (Direct Disk Access)</td>
<td>IOP</td>
</tr>
<tr>
<td>IOT</td>
<td>I/O 'TEACH' for Configuring Disk Controller</td>
<td>IOT [:A][F][H][T]</td>
</tr>
<tr>
<td>IRQM</td>
<td>Interrupt Request Mask</td>
<td>IRQM [MASK]</td>
</tr>
<tr>
<td>LO</td>
<td>Load S-records from Host</td>
<td>LO [n] [ADDR] [X</td>
</tr>
<tr>
<td>MA</td>
<td>Macro Define/Display</td>
<td>MA [NAME ; L]</td>
</tr>
<tr>
<td>NOMA</td>
<td>Macro Delete</td>
<td>NOMA [NAME]</td>
</tr>
<tr>
<td>MAE</td>
<td>Macro Edit</td>
<td>MAE name line# [string]</td>
</tr>
<tr>
<td>MAL</td>
<td>Enable Macro Expansion Listing</td>
<td>MAL</td>
</tr>
<tr>
<td>NOMAL</td>
<td>Disable Macro Expansion Listing</td>
<td>NOMAL</td>
</tr>
<tr>
<td>MAW</td>
<td>Save Macros</td>
<td>MAW [controller LUN][DEL][device LUN][DEL block #]</td>
</tr>
<tr>
<td>MAR</td>
<td>Load Macros</td>
<td>MAR [controller LUN][DEL][device LUN][DEL block #]</td>
</tr>
<tr>
<td>MD</td>
<td>Memory Display</td>
<td>MD[S] ADDR [COUNT</td>
</tr>
<tr>
<td>MENU</td>
<td>Menu</td>
<td>MENU</td>
</tr>
<tr>
<td>MM</td>
<td>Memory Modify</td>
<td>MM ADDR[;[B</td>
</tr>
<tr>
<td>MMD</td>
<td>Memory Map Diagnostic</td>
<td>MMD RANGE DEL increment[;B</td>
</tr>
<tr>
<td>MS</td>
<td>Memory Set</td>
<td>MS ADDR [Hexadecimal number] [string]</td>
</tr>
<tr>
<td>MW</td>
<td>Memory Write</td>
<td>MW ADDR DATA [;B</td>
</tr>
<tr>
<td>NAB</td>
<td>Automatic Network Boot Operating System</td>
<td>NAB</td>
</tr>
<tr>
<td>NBH</td>
<td>Network Boot Operating System and Halt</td>
<td>NBH [Controller LUN][Device LUN][Client IP Address] [Server IP Address][String]</td>
</tr>
<tr>
<td>NBO</td>
<td>Network Boot Operating System</td>
<td>NBO [Controller LUN][Device LUN][Client IP Address] [Server IP Address][String]</td>
</tr>
<tr>
<td>NIOC</td>
<td>Network I/O Control</td>
<td>NIOC</td>
</tr>
<tr>
<td>NIOP</td>
<td>Network I/O Physical</td>
<td>NIOP</td>
</tr>
<tr>
<td>NIOT</td>
<td>Network I/O Teach</td>
<td>NIOT [H][A]</td>
</tr>
<tr>
<td>NPING</td>
<td>Network Ping</td>
<td>NPING Controller-LUN Device-LUN Source-IP Destination-IP [N-Packets]</td>
</tr>
<tr>
<td>OF</td>
<td>Offset Registers Display/Modify</td>
<td>OF [ Rn;A ]</td>
</tr>
<tr>
<td>PA</td>
<td>Printer Attach</td>
<td>PA [n]</td>
</tr>
<tr>
<td>NOPA</td>
<td>Printer Detach</td>
<td>NOPA [n]</td>
</tr>
</tbody>
</table>
### Table 4-3. Debugger Commands (Continued)

<table>
<thead>
<tr>
<th>Command Mnemonic</th>
<th>Title</th>
<th>Command Line Syntax</th>
</tr>
</thead>
<tbody>
<tr>
<td>PF</td>
<td>Port Format</td>
<td>PF [PORT]</td>
</tr>
<tr>
<td>NOPF</td>
<td>Port Detach</td>
<td>NOPF [PORT]</td>
</tr>
<tr>
<td>PFLASH</td>
<td>Program FLASH Memory</td>
<td>PFLASH SSADDR SEADDR DSADDR [IEADDR][+[DNAME][DEL ADDR]] [+[E] [REG]</td>
</tr>
<tr>
<td>PS</td>
<td>Put RTC Into Power Save Mode for Storage</td>
<td>PS</td>
</tr>
<tr>
<td>RB</td>
<td>ROMboot Enable</td>
<td>RB[V]</td>
</tr>
<tr>
<td>NORB</td>
<td>ROMboot Disable</td>
<td>NORB</td>
</tr>
<tr>
<td>RD</td>
<td>Register Display</td>
<td>RD [+[+-]=][DNAME][+][+]=][REG][REG2]</td>
</tr>
<tr>
<td>REMOTE</td>
<td>Connect the Remote Modem to CSO</td>
<td>REMOTE</td>
</tr>
<tr>
<td>RESET</td>
<td>Cold/Warm Reset</td>
<td>RESET</td>
</tr>
<tr>
<td>RL</td>
<td>Read Loop</td>
<td>RL ADDR[B</td>
</tr>
<tr>
<td>RM</td>
<td>Register Modify</td>
<td>RM [REG [S</td>
</tr>
<tr>
<td>RS</td>
<td>Register Set</td>
<td>RS REG [DEL EXP][DEL ADDR][+[S</td>
</tr>
<tr>
<td>SD</td>
<td>Switch Directories</td>
<td>SD</td>
</tr>
<tr>
<td>SET</td>
<td>Set Time and Date</td>
<td>SET mmddyyhhmm</td>
</tr>
<tr>
<td>NOSYM</td>
<td>Symbol Table Detach</td>
<td>NOSYM</td>
</tr>
<tr>
<td>SYMS</td>
<td>Symbol Table Display/Search</td>
<td>SYMS [symbol-name][+[S]]</td>
</tr>
<tr>
<td>T</td>
<td>Trace</td>
<td>T [COUNT]</td>
</tr>
<tr>
<td>TA</td>
<td>Terminal Attach</td>
<td>TA [port]</td>
</tr>
<tr>
<td>TC</td>
<td>Trace on Change of Control Flow</td>
<td>TC [count]</td>
</tr>
<tr>
<td>TIME</td>
<td>Display Time and Date</td>
<td>TIME [+[C</td>
</tr>
<tr>
<td>TM</td>
<td>Transparent Mode</td>
<td>TM [n][ESCAPE]</td>
</tr>
<tr>
<td>TT</td>
<td>Trace to Temporary Breakpoint</td>
<td>TT ADDR</td>
</tr>
<tr>
<td>VE</td>
<td>Verify S-records Against Memory</td>
<td>VE [n] [ADDR] [+[X][C]][+text]</td>
</tr>
<tr>
<td>VER</td>
<td>Display Revision/Version</td>
<td>VER [;E]</td>
</tr>
<tr>
<td>WL</td>
<td>Write Loop</td>
<td>WL ADDR:DATA[B</td>
</tr>
</tbody>
</table>
Configure Board Information Block

**CNFG [\|I\|M]**

This command is used to display and configure the board information block. This block is resident within the Non-Volatile RAM (NVRAM). Refer to the *MVME162 Embedded Controller User's Manual* for the actual location. The information block contains various elements detailing specific operation parameters of the hardware. The *MVME162 Embedded Controller User's Manual* describes the elements within the board information block, and lists the size and logical offset of each element. The **CNFG** command does not describe the elements and their use. The board information block contents are checksummed for validation purposes. This checksum is the last element of the block.

Although the factory fills all fields except the IndustryPack fields, only these fields MUST contain correct information:

- MPU clock speed
- Ethernet address
- Local SCSI identifier

Example: to display the current contents of the board information block.

```
162-Bug> cnfg
Board (PWA) Serial Number = "000000061050"
Board Identifier          = "MVME162-03      
Artwork (PWA) Identifier  = "01-W3814B03A    
MPU Clock Speed           = "2500"
Ethernet Address          = 08003E20A867
Local SCSI Identifier     = "07"
Parity Memory Mezzanine Artwork (PWA) Identifier = "
Parity Memory Mezzanine (PWA) Serial Number       = "
Static Memory Mezzanine Artwork (PWA) Identifier  = "
Static Memory Mezzanine (PWA) Serial Number       = "
ECC Memory Mezzanine #1 Artwork (PWA) Identifier  = "
ECC Memory Mezzanine #1 (PWA) Serial Number       = "
ECC Memory Mezzanine #2 Artwork (PWA) Identifier  = "
ECC Memory Mezzanine #2 (PWA) Serial Number       = "
```
Configure and Environment Commands

Serial Port 2 Personality Artwork (PWA) Identifier = "        "
Serial Port 2 Personality Module (PWA) Serial Number = "        "
IndustryPack A Board Identifier = "        "
IndustryPack A (PWA) Serial Number = "        "
IndustryPack A Artwork (PWA) Identifier = "        "
IndustryPack B Board Identifier = "        "
IndustryPack B (PWA) Serial Number = "        "
IndustryPack B Artwork (PWA) Identifier = "        "
IndustryPack C Board Identifier = "        "
IndustryPack C (PWA) Serial Number = "        "
IndustryPack C Artwork (PWA) Identifier = "        "
IndustryPack D Board Identifier = "        "
IndustryPack D (PWA) Serial Number = "        "
IndustryPack D Artwork (PWA) Identifier = "        
162-Bug>

Note that the parameters that are quoted are left-justified character (ASCII) strings padded with space characters, and the quotes (" ) are displayed to indicate the size of the string. Parameters that are not quoted are considered data strings, and data strings are right-justified. The data strings are padded with zeroes if the length is not met.

In the event of corruption of the board information block, the command displays a question mark (?) for nondisplayable characters. A warning message (WARNING: Board Information Block Checksum Error) is also displayed in the event of a checksum failure.

Using the I option initializes the unused area of the board information block to zero.

Modification is permitted by using the M option of the command. At the end of the modification session, you are prompted for the update to Non-Volatile RAM (NVRAM). A Y response must be made for the update to occur; any other response terminates the update (disregards all changes). The update also recalculates the checksum.

Be cautious when modifying parameters. Some of these parameters are set up by the factory, and correct board operation relies upon these parameters.

Once modification/update is complete, you can now display the current contents as described earlier.
Set Environment to Bug/Operating System

**ENV [i[D]]**

The **ENV** command allows you to interactively view/configure all Bug operational parameters that are kept in Battery Backed Up RAM (BBRAM), also known as Non-Volatile RAM (NVRAM). The operational parameters are saved in NVRAM and used whenever power is lost.

Any time the Bug uses a parameter from NVRAM, the NVRAM contents are first tested by checksum to insure the integrity of the NVRAM contents. In the instance of BBRAM checksum failure, certain default values are assumed as stated below.

The bug operational parameters (which are kept in NVRAM) are not initialized automatically on power up/warm reset. It is up to the Bug user to invoke the **ENV** command. Once the **ENV** command is invoked and executed without error, Bug default and/or user parameters are loaded into NVRAM along with checksum data. If any of the operational parameters have been modified, these new parameters will not be in effect until a reset/powerup condition.

If the **ENV** command is invoked with no options on the command line, you are prompted to configure all operational parameters. If the **ENV** command is invoked with the option **D**, ROM defaults will be loaded into NVRAM.
The parameters to be configured are listed in the following table:

Table A-1. ENV Command Parameters

<table>
<thead>
<tr>
<th>ENV Parameter and Options</th>
<th>Default</th>
<th>Meaning of Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bug or System environment [B/S]</td>
<td>B</td>
<td>Bug mode</td>
</tr>
<tr>
<td>Field Service Menu Enable [Y/N]</td>
<td>N</td>
<td>Do not display field service menu.</td>
</tr>
<tr>
<td>Remote Start Method Switch [G/M/B/N]</td>
<td>B</td>
<td>Use both the Global Control and Status Register (GCSR) in the VMEchip2, and the Multiprocessor Control Register (MPCR) in shared RAM, methods to pass and start execution of cross-loaded program.</td>
</tr>
<tr>
<td>Probe System for Supported I/O Controllers [Y/N]</td>
<td>Y</td>
<td>Accesses will be made to the appropriate system busses (e.g., VMEbus, local bus) to determine presence of supported controllers.</td>
</tr>
<tr>
<td>Negate VMEbus SYSFAIL* Always [Y/N]</td>
<td>N</td>
<td>Negate VMEbus SYSFAIL after successful completion or entrance into the bug command monitor.</td>
</tr>
<tr>
<td>Local SCSI Bus Reset on Debugger Startup [Y/N]</td>
<td>N</td>
<td>Local SCSI bus is not reset on debugger startup.</td>
</tr>
<tr>
<td>Local SCSI Bus Negotiations Type [A/S/N]</td>
<td>A</td>
<td>Asynchronous</td>
</tr>
<tr>
<td>Industry Pack Reset on Debugger Startup [Y/N]</td>
<td>N</td>
<td>Industry Pack(s) is/are not reset on debugger startup.</td>
</tr>
<tr>
<td>Ignore CFGA Block on a Hard Disk Boot [Y/N]</td>
<td>Y</td>
<td>Enable the ignorance of the Configuration Area (CFGA) Block (hard disk only).</td>
</tr>
<tr>
<td>Auto Boot Enable [Y/N]</td>
<td>N</td>
<td>Auto Boot function is disabled.</td>
</tr>
<tr>
<td>Auto Boot at power-up only [Y/N]</td>
<td>Y</td>
<td>Auto Boot is attempted at power up reset only.</td>
</tr>
<tr>
<td>Auto Boot Controller LUN</td>
<td>00</td>
<td>LUN of a disk/tape controller module currently supported by the Bug. Default is $0.</td>
</tr>
<tr>
<td>Auto Boot Device LUN</td>
<td>00</td>
<td>LUN of a disk/tape device currently supported by the Bug. Default is $0.</td>
</tr>
<tr>
<td>ENV Parameter and Options</td>
<td>Default</td>
<td>Meaning of Default</td>
</tr>
<tr>
<td>---------------------------</td>
<td>---------</td>
<td>--------------------</td>
</tr>
<tr>
<td>Auto Boot Abort Delay</td>
<td>15</td>
<td>This is the time in seconds that the Auto Boot sequence will delay before starting the boot. The purpose for the delay is to allow you the option of stopping the boot by use of the Break key. The time value is from 0 through 255 seconds.</td>
</tr>
<tr>
<td>Auto Boot Default String</td>
<td>[Y(NULL String)/(String)]</td>
<td>You may specify a string (filename) which is passed on to the code being booted. Maximum length is 16 characters. Default is the null string.</td>
</tr>
<tr>
<td>ROM Boot Enable [Y/N]</td>
<td>N</td>
<td>ROMboot function is disabled.</td>
</tr>
<tr>
<td>ROM Boot at power-up only [Y/N]</td>
<td>Y</td>
<td>ROMboot is attempted at power up only.</td>
</tr>
<tr>
<td>ROM Boot Enable search of VMEbus [Y/N]</td>
<td>N</td>
<td>VMEbus address space will not be accessed by ROMboot.</td>
</tr>
<tr>
<td>ROM Boot Abort Delay</td>
<td>00</td>
<td>This is the time in seconds that the ROMboot sequence will delay before starting the boot. The purpose for the delay is to allow you the option of stopping the boot by use of the Break key. The time value is from 0 through 255 seconds.</td>
</tr>
<tr>
<td>ROM Boot Direct Starting Address</td>
<td>FF800000</td>
<td>First location tested when the Bug searches for a ROMboot Module.</td>
</tr>
<tr>
<td>ROM Boot Direct Ending Address</td>
<td>FFDFFFCC</td>
<td>Last location tested when the Bug searches for a ROMboot Module.</td>
</tr>
<tr>
<td>Network Auto Boot Enable [Y/N]</td>
<td>N</td>
<td>Network Auto Boot function is disabled.</td>
</tr>
<tr>
<td>Network Auto Boot at power-up only [Y/N]</td>
<td>Y</td>
<td>Network Auto Boot is attempted at power up reset only.</td>
</tr>
<tr>
<td>Network Auto Boot Controller LUN</td>
<td>00</td>
<td>LUN of a disk/tape controller module currently supported by the Bug. Default is $0.</td>
</tr>
<tr>
<td>Network Auto Boot Device LUN</td>
<td>00</td>
<td>LUN of a disk/tape device currently supported by the Bug. Default is $0.</td>
</tr>
</tbody>
</table>
### Table A-1. ENV Command Parameters (Continued)

<table>
<thead>
<tr>
<th>ENV Parameter and Options</th>
<th>Default</th>
<th>Meaning of Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>Network Auto Boot Abort Delay</td>
<td>5</td>
<td>This is the time in seconds that the Network Boot sequence will delay before starting the boot. The purpose for the delay is to allow you the option of stopping the boot by use of the Break key. The time value is from 0 through 255 seconds.</td>
</tr>
<tr>
<td>Network Autoboot Configuration Parameters Pointer (NVRAM)</td>
<td>00000000</td>
<td>This is the address where the network interface configuration parameters are to be saved/retained in NVRAM; these parameters are the necessary parameters to perform an unattended network boot.</td>
</tr>
<tr>
<td>Memory Search Starting Address</td>
<td>00000000</td>
<td>Where the Bug begins to search for a work page (a 64KB block of memory) to use for vector table, stack, and variables. This must be a multiple of the debugger work page, modulo $10000 (64KB). In a multi-162 environment, each MVME162 board could be set to start its work page at a unique address to allow multiple debuggers to operate simultaneously.</td>
</tr>
<tr>
<td>Memory Search Ending Address</td>
<td>00100000</td>
<td>Top limit of the Bug’s search for a work page. If a contiguous block of memory, 64KB in size, is not found in the range specified by Memory Search Starting Address and Memory Search Ending Address parameters, then the bug will place its work page in the onboard static RAM on the MVME162. Default Memory Search Ending Address is the calculated size of local memory.</td>
</tr>
</tbody>
</table>
Table A-1. ENV Command Parameters ( Continued )

<table>
<thead>
<tr>
<th>ENV Parameter and Options</th>
<th>Default</th>
<th>Meaning of Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>Memory Search Increment Size</td>
<td>00010000</td>
<td>This multi-CPU feature is used to offset the location of the Bug work page. This must be a multiple of the debugger work page, modulo $10000 (64KB). Typically, Memory Search Increment Size is the product of CPU number and size of the Bug work page. Example: first CPU $0 (0 x $10000), second CPU $10000 (1 x $10000), etc.</td>
</tr>
<tr>
<td>Memory Search Delay Enable [Y/N]</td>
<td>N</td>
<td>There will be no delay before the Bug begins its search for a work page.</td>
</tr>
<tr>
<td>Memory Search Delay Address</td>
<td>FFFFD20F</td>
<td>Default address is $FFFD20F. This is the MVME162 GCSR GPCSR0 as accessed through VMEbus A16 space and assumes the MVME162 GRPAD (group address) and BDAD (board address within group) switches are set to ‘on’. This byte-wide value is initialized to $FF by MVME162 hardware after a System or Power-on Reset. In a multi-162 environment, where the work pages of several Bugs are to reside in the memory of the primary (first) MVME162, the non-primary CPUs will wait for the data at the Memory Search Delay Address to be set to $00, $01, or $02 (refer to the Memory Requirements section in Chapter 3 for the definition of these values) before attempting to locate their work page in the memory of the primary CPU.</td>
</tr>
<tr>
<td>Memory Size Enable [Y/N]</td>
<td>Y</td>
<td>Memory will be sized for Self Test diagnostics.</td>
</tr>
<tr>
<td>Memory Size Starting Address</td>
<td>00000000</td>
<td>Default Starting Address is $0.</td>
</tr>
<tr>
<td>Memory Size Ending Address</td>
<td>00100000</td>
<td>Default Ending Address is the calculated size of local memory.</td>
</tr>
</tbody>
</table>
Configure and Environment Commands

### Table A-1. ENV Command Parameters (Continued)

<table>
<thead>
<tr>
<th>ENV Parameter and Options</th>
<th>Default</th>
<th>Meaning of Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>Base Address of Dynamic Memory</td>
<td>00000000</td>
<td>Beginning address of Dynamic Memory (Parity and/or ECC type memory). It must be a multiple of the Dynamic Memory board size, starting with 0. Default is $0.</td>
</tr>
<tr>
<td>Size of Parity Memory</td>
<td>00100000</td>
<td>This is the size of the Parity type dynamic RAM mezzanine, if any. The default is the calculated size of the Dynamic memory mezzanine board.</td>
</tr>
<tr>
<td>Size of ECC Memory Board #0</td>
<td>00000000</td>
<td>This is the size of the first ECC type memory mezzanine. The default is the calculated size of the memory mezzanine.</td>
</tr>
<tr>
<td>Size of ECC Memory Board #1</td>
<td>00000000</td>
<td>This is the size of the second ECC type memory mezzanine. The default is the calculated size of the memory mezzanine.</td>
</tr>
<tr>
<td>Base Address of Static Memory</td>
<td>FFE00000</td>
<td>This is the beginning address of SRAM. The default for this parameter is FFE00000 for the onboard 512KB, or E1000000 for the 2MB SRAM mezzanine. If only 2 MB SRAM is present, it defaults to address 00000000.</td>
</tr>
<tr>
<td>Size of Static Memory</td>
<td>00080000</td>
<td>This is the size of the SRAM type memory present. The default is the calculated size of the onboard SRAM or an SRAM type mezzanine.</td>
</tr>
</tbody>
</table>

**ENV** asks the following series of questions to set up the VMEbus interface for the MVME162 series modules. You should have a working knowledge of the VMEchip2 as given in the MVME162 Embedded Controller Programmer’s Reference Guide in order to perform this configuration. Also included in this series are questions for setting ROM and Flash access time. The slave address decoders are used to allow another VMEbus master to access a local resource of the MVME162. There are two slave address decoders set. They are set up as follows:

| Slave Enable #1 [Y/N]                             | Y       | Yes, set up and enable the Slave Address Decoder #1.                                    |
| Slave Starting Address #1                          | 00000000| Base address of the local resource that is accessible by the VMEbus. Default is the base of local memory, $0. |
Table A-1. ENV Command Parameters (Continued)

<table>
<thead>
<tr>
<th>ENV Parameter and Options</th>
<th>Default</th>
<th>Meaning of Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>Slave Ending Address #1</td>
<td>00FFFFFF</td>
<td>Ending address of the local resource that is accessible by the VMEbus. Default is the end of calculated memory.</td>
</tr>
<tr>
<td>Slave Address Translation Address #1</td>
<td>00000000</td>
<td>This register will allow the VMEbus address and the local address to be different. The value in this register is the base address of local resource that is associated with the starting and ending address selection from the previous questions. Default is 0.</td>
</tr>
<tr>
<td>Slave Address Translation Select #1</td>
<td>00000000</td>
<td>This register defines which bits of the address are significant. A logical one “1” indicates significant address bits, logical zero “0” is non-significant. Default is 0.</td>
</tr>
<tr>
<td>Slave Control #1</td>
<td>03FF</td>
<td>Defines the access restriction for the address space defined with this slave address decoder. Default is $03FF.</td>
</tr>
<tr>
<td>Slave Enable #2 [Y/N]</td>
<td>N</td>
<td>Do not set up and enable the Slave Address Decoder #2.</td>
</tr>
<tr>
<td>Slave Starting Address #2</td>
<td>00000000</td>
<td>Base address of the local resource that is accessible by the VMEbus. Default is 0.</td>
</tr>
<tr>
<td>Slave Ending Address #2</td>
<td>00000000</td>
<td>Ending address of the local resource that is accessible by the VMEbus. Default is 0.</td>
</tr>
<tr>
<td>Slave Address Translation Address #2</td>
<td>00000000</td>
<td>Works the same as Slave Address Translation Address #1. Default is 0.</td>
</tr>
<tr>
<td>Slave Address Translation Select #2</td>
<td>00000000</td>
<td>Works the same as Slave Address Translation Select #1. Default is 0.</td>
</tr>
<tr>
<td>Slave Control #2</td>
<td>0000</td>
<td>Defines the access restriction for the address space defined with this slave address decoder. Default is $0000.</td>
</tr>
<tr>
<td>Master Enable #1 [Y/N]</td>
<td>Y</td>
<td>Yes, set up and enable the Master Address Decoder #1.</td>
</tr>
</tbody>
</table>
### Table A-1. ENV Command Parameters (Continued)

<table>
<thead>
<tr>
<th>ENV Parameter and Options</th>
<th>Default</th>
<th>Meaning of Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>Master Starting Address #1</td>
<td>02000000</td>
<td>Base address of the VMEbus resource that is accessible from the local bus. Default is the end of calculated local memory, unless memory is less than 16MB, then this register will always be set to 01000000.</td>
</tr>
<tr>
<td>Master Ending Address #1</td>
<td>EFFFFF</td>
<td>Ending address of the VMEbus resource that is accessible from the local bus. Default is the end of calculated memory.</td>
</tr>
<tr>
<td>Master Control #1</td>
<td>0D</td>
<td>Defines the access characteristics for the address space defined with this master address decoder. Default is $0D.</td>
</tr>
<tr>
<td>Master Enable #2 [Y/N]</td>
<td>N</td>
<td>Do not set up and enable the Master Address Decoder #2.</td>
</tr>
<tr>
<td>Master Starting Address #2</td>
<td>00000000</td>
<td>Base address of the VMEbus resource that is accessible from the local bus. Default is $00000000.</td>
</tr>
<tr>
<td>Master Ending Address #2</td>
<td>00000000</td>
<td>Ending address of the VMEbus resource that is accessible from the local bus. Default is $00000000.</td>
</tr>
<tr>
<td>Master Control #2</td>
<td>00</td>
<td>Defines the access characteristics for the address space defined with this master address decoder. Default is $00.</td>
</tr>
<tr>
<td>Master Enable #3 [Y/N]</td>
<td>Y</td>
<td>Yes, set up and enable the Master Address Decoder #3. This is the default if the board contains less than 16MB of calculated RAM. Do not set up and enable the Master Address Decoder #3. This is the default for boards containing at least 16MB of calculated RAM.</td>
</tr>
</tbody>
</table>
### Table A-1. ENV Command Parameters (Continued)

<table>
<thead>
<tr>
<th>ENV Parameter and Options</th>
<th>Default</th>
<th>Meaning of Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>Master Starting Address #3</td>
<td>00000000</td>
<td>Base address of the VMEbus resource that is accessible from the local bus. If enabled, the value is calculated as one more than the calculated size of memory. If not enabled, the default is $00000000.</td>
</tr>
<tr>
<td>Master Ending Address #3</td>
<td>00000000</td>
<td>Ending address of the VMEbus resource that is accessible from the local bus. If enabled, the default is $0FFFFFFF, otherwise $00000000.</td>
</tr>
<tr>
<td>Master Control #3</td>
<td>00</td>
<td>Defines the access characteristics for the address space defined with this master address decoder. If enabled, the default is $3D, otherwise $00.</td>
</tr>
<tr>
<td>Master Enable #4 [Y/N]</td>
<td>N</td>
<td>Do not set up and enable the Master Address Decoder #4.</td>
</tr>
<tr>
<td>Master Starting Address #4</td>
<td>00000000</td>
<td>Base address of the VMEbus resource that is accessible from the local bus. Default is $.</td>
</tr>
<tr>
<td>Master Ending Address #4</td>
<td>00000000</td>
<td>Ending address of the VMEbus resource that is accessible from the local bus. Default is $.</td>
</tr>
<tr>
<td>Master Address Translation Address #4</td>
<td>00000000</td>
<td>This register will allow the VMEbus address and the local address to be different. The value in this register is the base address of VMEbus resource that is associated with the starting and ending address selection from the previous questions. Default is 0.</td>
</tr>
<tr>
<td>Master Address Translation Select #4</td>
<td>00000000</td>
<td>This register defines which bits of the address are significant. A logical one &quot;1&quot; indicates significant address bits, logical zero &quot;0&quot; is non-significant. Default is 0.</td>
</tr>
<tr>
<td>Master Control #4</td>
<td>00</td>
<td>Defines the access characteristics for the address space defined with this master address decoder. Default is $00.</td>
</tr>
</tbody>
</table>

**Set Environment to Bug/Operating System**
### Table A-1. ENV Command Parameters (Continued)

<table>
<thead>
<tr>
<th>ENV Parameter and Options</th>
<th>Default</th>
<th>Meaning of Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>Short I/O (VMEbus A16) Enable [Y/N]</td>
<td>Y</td>
<td>Yes, Enable the Short I/O Address Decoder.</td>
</tr>
<tr>
<td>Short I/O (VMEbus A16) Control</td>
<td>01</td>
<td>Defines the access characteristics for the address space defined with the Short I/O address decoder. Default is $01.</td>
</tr>
<tr>
<td>F-Page (VMEbus A24) Enable [Y/N]</td>
<td>Y</td>
<td>Yes, Enable the F-Page Address Decoder.</td>
</tr>
<tr>
<td>F-Page (VMEbus A24) Control</td>
<td>02</td>
<td>Defines the access characteristics for the address space defined with the F-Page address decoder. Default is $02.</td>
</tr>
<tr>
<td>ROM Access Time Code</td>
<td>03</td>
<td>This defines the ROM access time. The default is $03, which sets an access time of 180 ns.</td>
</tr>
<tr>
<td>Flash Access Time Code</td>
<td>02</td>
<td>This defines the FLASH access time. The default is $02, which sets an access time of 140 ns.</td>
</tr>
<tr>
<td>MCC Vector Base</td>
<td>05</td>
<td>Base interrupt vector for the component specified. Default: MCchip = $05, VMEchip2 Vector 1 = $06, VMEchip2 Vector 2 = $07.</td>
</tr>
<tr>
<td>VMEC2 Vector Base #1</td>
<td>06</td>
<td></td>
</tr>
<tr>
<td>VMEC2 Vector Base #2</td>
<td>07</td>
<td></td>
</tr>
<tr>
<td>VMEC2 GCSR Group Base Address</td>
<td>D2</td>
<td>Specifies the group address ($FFFFXX00) in Short I/O for this board. Default = $D2.</td>
</tr>
<tr>
<td>VMEC2 GCSR Board Base Address</td>
<td>00</td>
<td>Specifies the base address ($FFFFD2XX) in Short I/O for this board. Default = $00.</td>
</tr>
<tr>
<td>VMEbus Global Time Out Code</td>
<td>01</td>
<td>This controls the VMEbus timeout when systems controller. Default $01 = 64 µs.</td>
</tr>
<tr>
<td>Local Bus Time Out Code</td>
<td>02</td>
<td>This controls the local bus timeout. Default $02 = 256 µs.</td>
</tr>
<tr>
<td>VMEbus Access Time Out Code</td>
<td>02</td>
<td>This controls the local bus to VMEbus access timeout. Default $02 = 32 ms.</td>
</tr>
</tbody>
</table>
Configuring the IndustryPacks

ENV asks the following series of questions to set up IndustryPacks (IP) on MVME162 modules.

The MVME162 Embedded Controller Programmer’s Reference Guide describes the base addresses and the IP register settings. Refer to that manual for information on setting base addresses and register bits.

| IP A Base Address | = 00000000? |
| IP B Base Address | = 00000000? |
| IP C Base Address | = 00000000? |
| IP D Base Address | = 00000000? |

Base address for mapping IP modules. Only the upper 16 bits are significant.

| IP D/C/B/A Memory Size | = 00000000? |

Define the memory size requirements for the IP modules:

<table>
<thead>
<tr>
<th>Bits</th>
<th>IP</th>
<th>Register Address</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-24</td>
<td>D</td>
<td>FFFBC00F</td>
</tr>
<tr>
<td>23-16</td>
<td>C</td>
<td>FFFBC00E</td>
</tr>
<tr>
<td>15-08</td>
<td>B</td>
<td>FFFBC00D</td>
</tr>
<tr>
<td>07-00</td>
<td>A</td>
<td>FFFBC00C</td>
</tr>
</tbody>
</table>

Define the general control requirements for the IP modules:

<table>
<thead>
<tr>
<th>Bits</th>
<th>IP</th>
<th>Register Address</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-24</td>
<td>D</td>
<td>FFFBC01B</td>
</tr>
<tr>
<td>23-16</td>
<td>C</td>
<td>FFFBC01A</td>
</tr>
<tr>
<td>15-08</td>
<td>B</td>
<td>FFFBC019</td>
</tr>
<tr>
<td>07-00</td>
<td>A</td>
<td>FFFBC018</td>
</tr>
</tbody>
</table>
Configure and Environment Commands

IP D/C/B/A Interrupt 0 Control = 00000000?

Define the interrupt control requirements for the IP modules channel 0:

<table>
<thead>
<tr>
<th>Bits</th>
<th>IP</th>
<th>Register Address</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-24</td>
<td>D</td>
<td>FFFBC016</td>
</tr>
<tr>
<td>23-16</td>
<td>C</td>
<td>FFFBC014</td>
</tr>
<tr>
<td>15-08</td>
<td>B</td>
<td>FFFBC012</td>
</tr>
<tr>
<td>07-00</td>
<td>A</td>
<td>FFFBC010</td>
</tr>
</tbody>
</table>

IP D/C/B/A Interrupt 1 Control = 00000000?

Define the interrupt control requirements for the IP modules channel 1:

<table>
<thead>
<tr>
<th>Bits</th>
<th>IP</th>
<th>Register Address</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-24</td>
<td>D</td>
<td>FFFBC017</td>
</tr>
<tr>
<td>23-16</td>
<td>C</td>
<td>FFFBC015</td>
</tr>
<tr>
<td>15-08</td>
<td>B</td>
<td>FFFBC013</td>
</tr>
<tr>
<td>07-00</td>
<td>A</td>
<td>FFFBC011</td>
</tr>
</tbody>
</table>
**Disk/Tape Controller Modules Supported**

The following VMEbus disk/tape controller modules are supported by the 162Bug. The default address for each controller type is First Address and the controller can be addressed by First CLUN during commands **BH**, **BO**, or **IOP**, or during TRAP #15 calls .DSKRD or .DSKWR. Note that if another controller of the same type is used, the second one must have its address changed by its onboard jumpers and/or switches, so that it matches Second Address and can be called up by Second CLUN.

<table>
<thead>
<tr>
<th>Controller Type</th>
<th>First CLUN</th>
<th>First Address</th>
<th>Second CLUN</th>
<th>Second Address</th>
</tr>
</thead>
<tbody>
<tr>
<td>CISC Embedded Controller</td>
<td>$00 (NOTE 1)</td>
<td>--</td>
<td>--</td>
<td>--</td>
</tr>
<tr>
<td>MVME320 - Winchester/Floppy Controller</td>
<td>$11 (NOTE 2)</td>
<td>$FFFFB000</td>
<td>$12 (NOTE 2)</td>
<td>$FFFFAC00</td>
</tr>
<tr>
<td>MVME323 - ESDI Winchester Controller</td>
<td>$08</td>
<td>$FFFFA000</td>
<td>$09</td>
<td>$FFFFA200</td>
</tr>
<tr>
<td>MVME327A - SCSI Controller</td>
<td>$02</td>
<td>$FFFFA600</td>
<td>$03</td>
<td>$FFFFA700</td>
</tr>
<tr>
<td>MVME328 - SCSI Controller</td>
<td>$06</td>
<td>$FFFF9000</td>
<td>$07</td>
<td>$FFFF9800</td>
</tr>
<tr>
<td>MVME328 - SCSI Controller</td>
<td>$16</td>
<td>$FFFF4800</td>
<td>$17</td>
<td>$FFFF5800</td>
</tr>
<tr>
<td>MVME328 - SCSI Controller</td>
<td>$18</td>
<td>$FFFF7000</td>
<td>$19</td>
<td>$FFFF7800</td>
</tr>
<tr>
<td>MVME350 - Streaming Tape Controller</td>
<td>$04</td>
<td>$FFFF5000</td>
<td>$05</td>
<td>$FFFF5100</td>
</tr>
</tbody>
</table>

**NOTES:**

1. If an MVME162 with a SCSI port is used, then the MVME162 module has CLUN 0.
2. For MVME162s, the first MVME320 has CLUN $11, and the second MVME320 has CLUN $12.
Disk/Tape Controller Default Configurations

**NOTE:** SCSI Common Command Set (CCS) devices are only the ones tested by Motorola Computer Group.

### CISC Embedded Controllers -- 7 Devices

<table>
<thead>
<tr>
<th>Controller LUN</th>
<th>Address</th>
<th>Device LUN</th>
<th>Device Type</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>$XXXXXXXXX</td>
<td>00</td>
<td>SCSI Common Command Set (CCS), which may be any of these:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>10</td>
<td>- Fixed direct access</td>
</tr>
<tr>
<td></td>
<td></td>
<td>20</td>
<td>- Removable flexible direct access (TEAC style)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>30</td>
<td>- CD-ROM</td>
</tr>
<tr>
<td></td>
<td></td>
<td>40</td>
<td>- Sequential access</td>
</tr>
<tr>
<td></td>
<td></td>
<td>50</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>60</td>
<td></td>
</tr>
</tbody>
</table>

### MVME320 -- 4 Devices

<table>
<thead>
<tr>
<th>Controller LUN</th>
<th>Address</th>
<th>Device LUN</th>
<th>Device Type</th>
</tr>
</thead>
<tbody>
<tr>
<td>11</td>
<td>$FFFFFFB000</td>
<td>0</td>
<td>Winchester hard drive</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Winchester hard drive</td>
</tr>
<tr>
<td>12</td>
<td>$FFFFFFC00</td>
<td>2</td>
<td>5-1/4&quot; DS/DD 96 TPI floppy drive</td>
</tr>
<tr>
<td></td>
<td></td>
<td>3</td>
<td>5-1/4&quot; DS/DD 96 TPI floppy drive</td>
</tr>
</tbody>
</table>
## MVME323 — 4 Devices

<table>
<thead>
<tr>
<th>Controller LUN</th>
<th>Address</th>
<th>Device LUN</th>
<th>Device Type</th>
</tr>
</thead>
<tbody>
<tr>
<td>8</td>
<td>$FFFFA000</td>
<td>0</td>
<td>ESDI Winchester hard drive</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>ESDI Winchester hard drive</td>
</tr>
<tr>
<td></td>
<td></td>
<td>2</td>
<td>ESDI Winchester hard drive</td>
</tr>
<tr>
<td></td>
<td></td>
<td>3</td>
<td>ESDI Winchester hard drive</td>
</tr>
<tr>
<td>9</td>
<td>$FFFFA200</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

## MVME327A — 9 Devices

<table>
<thead>
<tr>
<th>Controller LUN</th>
<th>Address</th>
<th>Device LUN</th>
<th>Device Type</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>$FFFFA600</td>
<td>00</td>
<td>SCSI Common Command Set (CCS), which may be any of these:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>10</td>
<td>- Fixed direct access</td>
</tr>
<tr>
<td></td>
<td></td>
<td>20</td>
<td>- Removable flexible direct access (TEAC style)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>30</td>
<td>- CD-ROM</td>
</tr>
<tr>
<td></td>
<td></td>
<td>40</td>
<td>- Sequential access</td>
</tr>
<tr>
<td></td>
<td></td>
<td>50</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>60</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>$FFFFA700</td>
<td>80</td>
<td>Local floppy drive</td>
</tr>
<tr>
<td></td>
<td></td>
<td>81</td>
<td>Local floppy drive</td>
</tr>
</tbody>
</table>

**Controller LUN** refers to the device's LUN address in the bus. **Address** is the memory address associated with the device. **Device LUN** is the specific LUN number for each device. **Device Type** lists the type of device, such as ESDI Winchester hard drive or Local floppy drive.
### MVME328 -- 14 Devices

<table>
<thead>
<tr>
<th>Controller LUN</th>
<th>Address</th>
<th>Device LUN</th>
<th>Device Type</th>
</tr>
</thead>
<tbody>
<tr>
<td>6</td>
<td>$FFFF9000</td>
<td>00</td>
<td>SCSI Common Command Set (CCS), which may be any of these:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>08</td>
<td>- Removable flexible direct access (TEAC style)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>10</td>
<td>- CD-ROM</td>
</tr>
<tr>
<td></td>
<td></td>
<td>18</td>
<td>- Sequential access</td>
</tr>
<tr>
<td>7</td>
<td>$FFFF9800</td>
<td>20</td>
<td>Same as above, but these will only be available if</td>
</tr>
<tr>
<td></td>
<td></td>
<td>28</td>
<td>the daughter card for the second SCSI channel is present.</td>
</tr>
<tr>
<td>16</td>
<td>$FFFF4800</td>
<td>30</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td>$FFFF5800</td>
<td>40</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td>$FFFF7000</td>
<td>48</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>$FFFF7800</td>
<td>50</td>
<td></td>
</tr>
</tbody>
</table>

### MVME350 -- 1 Device

<table>
<thead>
<tr>
<th>Controller LUN</th>
<th>Address</th>
<th>Device LUN</th>
<th>Device Type</th>
</tr>
</thead>
<tbody>
<tr>
<td>4</td>
<td>$FFFF5000</td>
<td>0</td>
<td>QIC-02 streaming tape drive</td>
</tr>
<tr>
<td>5</td>
<td>$FFFF5100</td>
<td>0</td>
<td>QIC-02 streaming tape drive</td>
</tr>
</tbody>
</table>
### IOT Command Parameters for Supported Floppy Types

The following table lists the proper IOT command parameters for floppies used with boards such as the MVME328 and MVME162.

<table>
<thead>
<tr>
<th>IOT Parameter</th>
<th>Floppy Types and Formats</th>
</tr>
</thead>
<tbody>
<tr>
<td>Floppy Types and Formats</td>
<td>DSDD5</td>
</tr>
<tr>
<td>Sector Size</td>
<td></td>
</tr>
<tr>
<td>0-128 1-256 2-512</td>
<td>1</td>
</tr>
<tr>
<td>3-1024 4-2048 5-4096 =</td>
<td></td>
</tr>
<tr>
<td>Block Size:</td>
<td></td>
</tr>
<tr>
<td>0-128 1-256 2-512</td>
<td>1</td>
</tr>
<tr>
<td>3-1024 4-2048 5-4096 =</td>
<td></td>
</tr>
<tr>
<td>Sectors/Track</td>
<td></td>
</tr>
<tr>
<td>10 8 9 9 F 12 24</td>
<td></td>
</tr>
<tr>
<td>Number of Heads =</td>
<td></td>
</tr>
<tr>
<td>2 2 2 2 2 2</td>
<td></td>
</tr>
<tr>
<td>Number of Cylinders =</td>
<td></td>
</tr>
<tr>
<td>50 28 28 50 50 50</td>
<td></td>
</tr>
<tr>
<td>Precomp. Cylinder =</td>
<td></td>
</tr>
<tr>
<td>50 28 28 50 50 50</td>
<td></td>
</tr>
<tr>
<td>Reduced Write Current Cylinder =</td>
<td></td>
</tr>
<tr>
<td>50 28 28 50 50 50</td>
<td></td>
</tr>
<tr>
<td>Step Rate Code =</td>
<td></td>
</tr>
<tr>
<td>0 0 0 0 0 0</td>
<td></td>
</tr>
<tr>
<td>Single/Double DATA Density =</td>
<td></td>
</tr>
<tr>
<td>D D D D D</td>
<td></td>
</tr>
<tr>
<td>Single/Double TRACK Density =</td>
<td></td>
</tr>
<tr>
<td>D D D D D</td>
<td></td>
</tr>
<tr>
<td>Single/Equal_in_all Track Zero Density =</td>
<td></td>
</tr>
<tr>
<td>S E E E E</td>
<td></td>
</tr>
<tr>
<td>Slow/Fast Data Rate =</td>
<td></td>
</tr>
<tr>
<td>S S S S F</td>
<td></td>
</tr>
</tbody>
</table>

**Other Characteristics**

<table>
<thead>
<tr>
<th>Floppy Types and Formats</th>
<th>Number of Physical Sectors</th>
<th>Number of Logical Blocks (100 in size)</th>
<th>Number of Bytes in Decimal</th>
<th>Media Size/Density</th>
</tr>
</thead>
<tbody>
<tr>
<td>DSDD5 PCXT8 PCXT9 PCXT9_3 PCAT PS2 SHD</td>
<td>0A00</td>
<td>0280</td>
<td>02D0</td>
<td>05A0</td>
</tr>
<tr>
<td></td>
<td>99F8</td>
<td>0500</td>
<td>05A0</td>
<td>0B40</td>
</tr>
<tr>
<td></td>
<td>653312</td>
<td>327680</td>
<td>368460</td>
<td>737280</td>
</tr>
<tr>
<td></td>
<td>5.25/DD</td>
<td>5.25/DD</td>
<td>5.25/DD</td>
<td>5.25/DD</td>
</tr>
</tbody>
</table>

**NOTES:**
1. All numerical parameters are in hexadecimal unless otherwise noted.
2. The DSDD5 type floppy is the default setting for the debugger.
Network Controller Modules Supported

The following VMEbus network controller modules are supported by the MVME162Bug. The default address for each type and position is showed to indicate where the controller must reside to be supported by the MVME162Bug. The controllers are accessed via the specified CLUN and DLUNs listed here. The CLUN and DLUNs are used in conjunction with the debugger commands `NBH`, `NBO`, `NIOP`, `NIOC`, `NIOT`, `NPING`, and `NAB`, and also with the debugger system calls `.NETRD`, `.NETWR`, `.NETFOPN`, `.NETFRD`, `.NETCFG`, and `.NETCTRL`.

<table>
<thead>
<tr>
<th>Controller Type</th>
<th>CLUN</th>
<th>DLUN</th>
<th>Address</th>
<th>Interface Type</th>
</tr>
</thead>
<tbody>
<tr>
<td>MVME162</td>
<td>$00</td>
<td>$00</td>
<td>$FFFF4600</td>
<td>Ethernet</td>
</tr>
<tr>
<td>MVME376</td>
<td>$02</td>
<td>$00</td>
<td>$FFFF1200</td>
<td>Ethernet</td>
</tr>
<tr>
<td>MVME376</td>
<td>$03</td>
<td>$00</td>
<td>$FFFF1400</td>
<td>Ethernet</td>
</tr>
<tr>
<td>MVME376</td>
<td>$04</td>
<td>$00</td>
<td>$FFFF1600</td>
<td>Ethernet</td>
</tr>
<tr>
<td>MVME376</td>
<td>$05</td>
<td>$00</td>
<td>$FFFF5400</td>
<td>Ethernet</td>
</tr>
<tr>
<td>MVME376</td>
<td>$06</td>
<td>$00</td>
<td>$FFFF5600</td>
<td>Ethernet</td>
</tr>
<tr>
<td>MVME376</td>
<td>$07</td>
<td>$00</td>
<td>$FFFFA400</td>
<td>Ethernet</td>
</tr>
<tr>
<td>MVME374</td>
<td>$10</td>
<td>$00</td>
<td>$FF000000</td>
<td>Ethernet</td>
</tr>
<tr>
<td>MVME374</td>
<td>$11</td>
<td>$00</td>
<td>$FF100000</td>
<td>Ethernet</td>
</tr>
<tr>
<td>MVME374</td>
<td>$12</td>
<td>$00</td>
<td>$FF200000</td>
<td>Ethernet</td>
</tr>
<tr>
<td>MVME374</td>
<td>$13</td>
<td>$00</td>
<td>$FF300000</td>
<td>Ethernet</td>
</tr>
<tr>
<td>MVME374</td>
<td>$14</td>
<td>$00</td>
<td>$FF400000</td>
<td>Ethernet</td>
</tr>
<tr>
<td>MVME374</td>
<td>$15</td>
<td>$00</td>
<td>$FF500000</td>
<td>Ethernet</td>
</tr>
</tbody>
</table>
Network Controller Data
# Index

When using this index, keep in mind that a page number indicates only where referenced material begins. It may extend to the page or pages following the page referenced.

## Symbols

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Pages</th>
</tr>
</thead>
<tbody>
<tr>
<td>+12 Vdc power</td>
<td>2-12</td>
</tr>
<tr>
<td>+12 Vdc power</td>
<td>1-10</td>
</tr>
<tr>
<td>+5 Vdc power</td>
<td>2-12</td>
</tr>
</tbody>
</table>

## Numerics

### 162Bug
- address 3-10
- command line 4-1
- command set 4-20
- debugger command set 4-20
- debugger package 3-1
- disk/tape data B-1
- floating point support 4-17
- generalized exception handler 4-15
- implementation of 3-3
- installation 3-3
- network controller data C-1
- offset registers 4-6
- port numbers 4-8
- prompt 3-6
- stack 3-11
- using the debugger 4-1
- vector table and workspace 4-10
- vector tables 4-10

### A
- 162Bug (see debug monitor and MVME162Bug) 2-2, 4-1
- ABORT switch 1-10, 3-9
- adapter board (see P2 adapter board) 1-1
- address 4-2
- address as a parameter 4-4
- address formats 4-4
- address, DRAM 2-11
- address, Flash/PROM 3-10
- addresses in debug command lines 4-4
- arbitration priority 1-20
- arguments 4-1
- arithmetic operators 4-3
- ASCII string 4-2
- ASIC (Application-Specific Integrated Circuits) (see MCchip and VMEchip2) 1-2
- assembler/disassembler 4-9
- assertion 1-8
- autoboot 3-6

### B
- backplane connectors P1 and P2 2-11
- backplane jumpers 2-10
- Backus-Naur 4-2
- base address of IndustryPacks 1-13
- base and top addresses 4-6
- base identifier 4-3
- Battery Backed Up RAM (BBRAM) and Clock (see MK48T08 and NVRAM) 1-14, A-3
- battery backup function 1-12
- battery backup select jumpers 2-7
- battery care 1-13
baud rates 1-15, 3-5
BBRAM (Battery Backed Up RAM) (see MK48T08 and NVRAM) 1-14
BG (bus grant) 2-10
BH (Bootstrap and Halt) 3-14
binary number 1-8
block diagram 1-9
block size, logical 3-13
blocks versus sectors 3-13
BO (Bootstrap Operating System) 3-14
Board Information Block (BIB) A-1
board level hardware description 1-1
Board Mode, 162Bug 3-4
boldface strings 4-2
BOOTP protocol module 3-18
Bootstrap and Halt (BH) 3-14
Bootstrap Operating System) 3-14
Bootstrap Protocol (BOOTP) 3-18
braces 4-2
break 3-9
BREAK key 3-9
burst transfers 1-11
bus grant (BG) 2-10
byte 1-8

C
C programming language 3-3
cable(s) 2-11
cache 1-11
calling system utilities from user programs 4-9
CCS (SCSI Common Command Set) B-2
character input/output 4-9
checksum A-3
CISC Embedded Controller(s) B-1
Clear To Send (CTS) 3-5
clock chip 1-14
clock select header (J12) 2-6
clock speed, MPU 3-10
clock sync/async select jumpers 2-6
CLUN (controller LUN) B-1, C-1
CNFG command A-1
command identifier 4-1
command line, debugger 4-1
command set (see 162Bug debugger command set) 4-20
commands, debug 4-20
configuration, controllers/devices 3-16
configuration, default disk/tape controller B-2
configuration, hardware 3-3
Configure (CNFG) and Environment (ENV) commands A-1
configure BIB (Board Information Block) A-1
configure debug parameters A-3
configuring
  base address of Industry Packs A-13
  Industry Packs A-13
  VMEbus interface A-8
connection diagrams, MVME712X 2-13
connector P2 4-8
connectors 1-1, 1-20, 2-9
console port 4-8
count 4-2
count 4-2
creating vector table 4-13
CTS (Clear To Send) 3-5

D
data bus structure 1-11
data circuit-terminating equipment (DCE) 1-15
data terminal equipment (DTE) 1-15
DCE (data circuit-terminating equipment) 1-15
debug monitor (see 162Bug and MVME162Bug) 2-2
debug port 4-8
debugger address parameter formats 4-5
debugger commands 4-20
debugger general information 3-1
debugger prompt 4-1
destructor, description 3-1
decimal number 1-8
decoder, GCSR 1-25
default 162Bug controller and device parameters 3-16
default baud rate (see baud rates) 3-5
delimiter 4-2
description of 162Bug 3-1
device LUN (DLUN) B-2, C-1
device probe function 3-14
diagnostics 3-1, 3-21
direct access device B-2, B-4
directories
  switching 3-21
disk I/O commands, 162Bug 3-14
disk I/O error codes 3-17
disk I/O support, 162Bug 3-13
disk I/O via 162Bug commands 3-14
disk I/O via 162Bug system calls 3-15
disk/tape controller data B-1
disk/tape controller default configurations B-2
disk/tape controller modules supported B-1
DLUN (device LUN) B-2, C-1
documentation, related 1-2
double precision real format 4-18
download 4-9
DRAM (dynamic RAM) base address 2-11
DRAM (dynamic RAM) mezzanines 3-11
DRAM (dynamic RAM) options 1-12
DTE (data terminal equipment) 1-15
dynamic RAM (see DRAM) 2-11

E
edge significant 1-8
EIA-232-D connection diagrams 2-14, 2-21
EIA-232-D port(s) 3-5, 4-8
EIA-232-D SIM part numbers 2-4
EIA-530 connection diagrams 2-19
EIA-530 signals 1-17
EIA-530/V.36 SIM part numbers 2-4
elevated temperature operation 1-7
entering and debugging programs 4-9
entering debugger command ILines 4-1
ENV command A-3
  parameters A-4
  setting up IPs A-13
Environment (ENV) and Configure (CNFG) commands A-1
environment commands 3-4
environment, operating 1-7
EPROM 1-14
EPROM and Flash 1-14
EPROM size select header (J21) 2-7
error codes, 162Bug 3-17, 3-18
ESDI Winchester hard drive B-3
Ethernet C-1
Ethernet (see 82596 and LAN) C-1
Ethernet (see 82596CA and LAN) 1-17
Ethernet interface 1-17
Ethernet packets 3-17
Ethernet station address 1-18
Ethernet transceiver interface 1-17
example
  creating vector table 4-14
  display BIB A-1
  exception handler 4-15
  relocatable module 4-7
  tracing instruction 4-12
exception handler 4-15
exception vectors 4-11
exponent field 4-17
expression 4-2
expression as a parameter 4-3
expressions, arithmetic 4-3
extended addressing 2-11
extended precision real format 4-18
facilities 3-21
FAIL LED 1-10
false 1-8
features 1-5
firmware overview 3-1
Flash (see 28F020 Flash) 3-3
Flash memory 1-14
Flash memory, programming 3-19
flexible diskette B-2
floating point instructions 4-17
floating point support 4-17
floating point unit (FPU) 4-17
floppy disk command parameters B-5
floppy diskette B-4
floppy drive B-2, B-3
four-byte 1-8
FPU (floating point unit) 4-17
front panel 1-10
front panel switches and indicators 1-10
functional description 1-10
fuse (F1) 2-12
fuse (F2) 2-12
FUSE (LAN power) LED 1-10
GCSR (Global Control and Status Registers) 2-12, 3-21
GCSR GPCSR0 A-7
GCSR method 3-21
general control register A-13
general purpose readable jumpers header (J22) 2-8
global bus timeout 2-12
Global Control and Status Registers (GCSR) 2-12, 3-21
handshaking 3-5
hard disk drive B-3
hardware functions 4-10
hardware interrupts 1-19
hardware preparation 2-1
hardware preparation and installation 2-1
headers, setting 2-5, 3-3
hexadecimal character 1-8
host port 4-8
host system 4-9
I/O commands 3-14
I/O interfaces 1-15
I/O maps 1-20
IACK (interrupt acknowledge) 2-10
illegal instruction 4-11
indicators 1-10
Industry Packs
  - base address of A-13
  - configuration
    - interrupt control registers A-14
    - memory size A-13
IndustryPack (IP) interfaces 1-17
IndustryPack (IP) modules, installation 2-9
IndustryPack configuration 1-4
IndustryPacks A-13
  - configuration
    - general control registers A-13
IndustryPacks (IP)
  - configuring A-13
installation 2-10, 3-3
  - 162Bug 3-3
  - IP modules 2-9
  - SIMs 2-5
installation and startup 3-3
installation instructions 2-9
installation, preparation for 2-1
Intel 82596 LAN Coprocessor Ethernet Driver 3-17
Internet Protocol (IP) 3-17
interrupt acknowledge (IACK) 2-10
interrupt control registers A-14
Interrupt Stack Pointer (ISP) 3-11
interrupts, programmable 1-19
introduction 1-1, 2-1
IOC (I/O Control) 3-15
IOI (Input/Output Inquiry) 3-14
IOP (Physical I/O to Disk) 3-14
IOT (I/O Teach) 3-14
IOT command parameters 3-15
IOT command parameters for supported floppy types 3-5
IP (Industry Pack) installation on the MVME162 2-9
ISP (Interrupt Stack Pointer) 3-11
italic strings 4-2

J
J1 jumper 2-5
J11 jumpers 2-6, 3-5
J12 jumpers 2-6, 3-5
J20 jumpers 2-7
J21 jumper 2-7, 3-5
J22 jumpers 2-8, 3-5, 3-10
jumpers, setting 2-5, 3-3
jumpers, user-definable 2-8

L
LAN (see 82596CA and Ethernet) 1-17
LAN LED 1-10
layout, MVME162 2-3
LEDs 1-10
Level 7 interrupt 4-11
level significant 1-8
Local Area Network (LAN) 1-17
local bus 1-11
local bus arbiter 1-20
local bus arbitration priority 1-20
local bus I/O devices memory map 1-23
local bus memory map 1-21
local bus timeout 1-19
local bus/VMEbus interface 1-15
local I/O devices memory map 1-23
local resources 1-19
location monitors 2-12
logical unit number (LUN) (see CLUN or DLUN)
longword 1-8
LUN (logical unit number) (see CLUN or DLUN)

M
mantissa field 4-17
manual terminology 1-8
manufacturing test process 3-22
map decoder, GCSR 1-25
MC68040 TRAP instructions 4-9
MC68040, MC68LC040 1-11
MC68xx040 cache 1-11
MCchip 1-2, 1-13
MCchip LCSR 2-8
Memory Management Units (MMUs) 4-10
memory maps 1-20
local bus 1-21
local I/O devices 1-23
VMEbus 1-25
VMEbus short I/O 1-25
memory options 1-12
memory requirements, 162Bug 3-10
memory size A-13
metasymbols 4-2
MK48T08 (see Battery Backed Up RAM, BBRAM, and NVRAM) 1-14
models, MVME162 3
modem 1-16
MPAR (Multiprocessor Address Register) 3-20
MPCR (Multiprocessor Control Register) 3-19
MPU clock speed calculation 3-10
multiple MVME162s 2-12
Multiprocessor Address Register (MPAR) 3-20
Multiprocessor Control Register (MPCR) 3-19
Index

multiprocessor support 3-19
MVME162 1-1, C-1
MVME162 block diagram 1-9
MVME162 connection diagrams 2-13
MVME162 module installation 2-10
MVME162 specifications 1-6
MVME162 switches, headers, connectors, fuses, and LEDs 2-3
MVME162Bug 3-1
MVME162Bug debugging package (see 162Bug and debug monitor) 1-2, 2-2
MVME320 B-2
MVME323 B-3
MVME327A B-3
MVME328 B-4
MVME350 B-4
MVME374 C-1
MVME376 C-1
MVME712-12 1-1
MVME712-13 1-1
MVME712A 1-1
MVME712A 1-1
MVME712AM 1-1
MVME712B 1-1
MVME712M 1-1, 2-10
MVME712X 1-1
MVME712X connection diagrams 2-13
MVME712X serial ports 1-17

N
negation 1-8
Network Auto Boot 3-8
Network Boot Control Module 3-18
network controller data C-1
network controller modules C-1
network I/O error codes 3-18
network I/O support 3-17
Non-Volatile RAM (NVRAM) (see Battery Backed Up RAM, BBRAM, and MK48T08) 1-14, A-3
normal address range 1-21

No-VMEbus-Interface option 1-11
numeric value 4-3
NVRAM (Non-Volatile RAM) (see Battery Backed Up RAM, BBRAM, and MK48T08) 1-14, A-3

O
object code 4-9
offset registers 4-6
operating environment, debugger 4-9
operational parameters A-3
option field 4-1
overview 1-1
overview of M68000 firmware 3-1

P
P1 1-20, 2-11
P2 1-1, 1-20, 2-11, 4-8
P2 adapter board (see adapter board) 1-1
packed decimal real format 4-19
parameters (see default 162Bug controller and device parameters) 3-16
part numbers, SIM 2-2, 2-4
parts location diagram 2-3
port 0 or 00 4-8
port 1 or 01 4-8
port number(s) 4-1, 4-8
ports for debugging 4-8
ports used by debugger 4-10
power-up 3-20
preserving the debugger operating environment 4-9
program execution 3-19, 3-21
programmable tick timers 1-19
programs, debugging 4-9
PROM (see 27C040 PROM) 3-3
prompt, debugger 3-6
pseudo-registers 4-6
Q
QIC-02 streaming tape drive B-4

R
range 4-2
RARP/ARP protocol 3-18
readable jumpers 2-8
registers used in debugging 4-6
related documentation 1-2
relative address+offset 4-6
requirements 1-5
RESET switch 1-10, 3-9
restarting the system 3-8
Reverse Address Resolution Protocol (RARP) 3-18
RFI 2-10
ROMboot 3-7
RUN LED 1-10

S
SCC (Serial Communications Controller) (see Z85230) 1-15, 3-6
scientific notation 4-19
SCON LED 1-10
SCSI Common Command Set (CCS) B-2, B-4
SCSI Controller (53C710) 1-18
SCSI interface 1-18
SCSI LED 1-10
SCSI specification 1-4
SCSI termination 1-18
SCSI terminator power 2-12
SD command (see also directories, switching) 3-21
sector size 3-13
self-test routines 3-20
sequential access device B-2, B-4
serial 1-15
Serial Communications Controller (SCC) (see Z85230) 1-15, 3-6
serial communications interface 1-15
Serial Interface Module (SIM) installation 2-5
model numbers 1-16
part numbers 2-4
removal 2-4
selection 2-2
serial port 1 4-8
serial port 2 4-8
Serial Port 2, MVME712X 1-16
Serial Port 4, MVME712X 1-17
serial port interface 1-15
Set Environment to Bug/Operating System (ENV) A-3
short I/O space 1-25, 3-21
sign field 4-17
SIM 1-17
single precision real format 4-18
slave address decoders A-8
snoopin 1-11
software-programmable hardware interrupts 1-19
source line 4-9
special considerations for elevated temperature operation 1-7
specifications 1-4, 1-5
square brackets 4-2
SRAM (static RAM) 1-12
SRAM (static RAM) options 1-12
SRAM battery backup source select header (J20) 2-7
SRAM options 1-12
S-record format 4-9
stack 3-11
stack pointers 4-11
start-up, 162Bug 3-3
STAT (status) LED 1-10
static RAM (SRAM) 1-12
static variable space 3-11
status bit 1-8
streaming tape drive (see QIC-2)
streaming tape drive B-4
string literal 4-3
switches 1-10
switching 3-21
switching directories (see also SD command) 3-21
sync/async protocols 1-15
synchronous clock select header (J11) 2-6
syntactic variables 4-2
SYSFAIL* 3-10
system calls, TRAP #15 3-15
system considerations 2-11
system console 3-5
system controller function 3-4
system controller select header (J1) 2-5
System Fail (SYSFAIL*) 3-7
System Mode, 162Bug 3-4
system routines 4-9

T
target vector table (see using 162Bug target vector table) 4-12
temperature, high 1-7
terminal input/output control 3-11
termination, SCSI 1-18
TFTP protocol 3-18
tick timers 1-19
time of day clock 1-14
timeout
global bus timeout 2-12
local bus timeout 1-19
timeout function 1-19
trace 4-11
transfer type (TT) signals 1-21
transition module serial ports 1-16
TRAP #0 - #14 4-11
TRAP #15 4-9, 4-11
TRAP #15 system calls 3-15
Trivial File Transfer Protocol (TFTP) 3-18
true 1-8
TT (see transfer type) 1-21
two-byte 1-8
TX and RX clocks 1-16

U
UDP/IP protocols 3-17
unpacking instructions 2-1
using 162Bug target vector table 4-12
using the 162Bug debugger 4-1

V
Vector Base Register (VBR) 4-11
vector tables 4-12, 4-13
vertical bar 4-2
VME LED 1-10
VMEbus accesses to the local bus 1-25
VMEbus interface and VMEchip2 1-15
VMEbus memory map 1-25
VMEbus short I/O memory map 1-25
VMEbus specification 1-4
VMEbus, "no" option 1-11
VMEbus/local bus interface 1-15
VMEchip2 1-2, 1-15
GCSR (Global Control and Status Registers) 2-12, 3-21

W
watchdog timer 1-19
Winchester hard drive B-2, B-3
word 1-8

X
XON/XOFF 3-5

Z
Z85230 Serial Communications Controller (SCC) 1-15, 3-6